Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    74194 PIN DIAGRAM Search Results

    74194 PIN DIAGRAM Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    CS-DSDMDB09MF-010 Amphenol Cables on Demand Amphenol CS-DSDMDB09MF-010 9-Pin (DB9) Deluxe D-Sub Cable - Copper Shielded - Male / Female 10ft Datasheet
    CS-DSDMDB15MF-002.5 Amphenol Cables on Demand Amphenol CS-DSDMDB15MF-002.5 15-Pin (DB15) Deluxe D-Sub Cable - Copper Shielded - Male / Female 2.5ft Datasheet
    CS-DSDMDB15MM-025 Amphenol Cables on Demand Amphenol CS-DSDMDB15MM-025 15-Pin (DB15) Deluxe D-Sub Cable - Copper Shielded - Male / Male 25ft Datasheet
    CS-DSDMDB25MM-010 Amphenol Cables on Demand Amphenol CS-DSDMDB25MM-010 25-Pin (DB25) Deluxe D-Sub Cable - Copper Shielded - Male / Male 10ft Datasheet
    CS-DSDMDB37MM-002.5 Amphenol Cables on Demand Amphenol CS-DSDMDB37MM-002.5 37-Pin (DB37) Deluxe D-Sub Cable - Copper Shielded - Male / Male 2.5ft Datasheet

    74194 PIN DIAGRAM Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    counter schematic diagram using 74193

    Abstract: shift register ttl ttl 74194 logic diagram 74194 counter 74193 shift register circuit diagram of 16 bit counter 74194 shift register AT6005 counter schematic diagram 74194 function table
    Text: FPGA 16 Bit Up/Down Counter/Shift Register Introduction The AT6000 Series field programmable gate array FPGA lets the designer implement a synchronous, 16 bit Up/Down Counter/Shift Register that operates at 22 MHz under the worst commercial operating conditions. In


    Original
    PDF AT6000 AT6005 counter schematic diagram using 74193 shift register ttl ttl 74194 logic diagram 74194 counter 74193 shift register circuit diagram of 16 bit counter 74194 shift register counter schematic diagram 74194 function table

    74194 counter

    Abstract: 74194 shift register counter schematic diagram using 74193 shifter using mux circuit diagram of 16 bit counter 74194 74194 datasheet ttl 74193 74193 counter data sheet 74193 application diagrams
    Text: FPGA 16-Bit Up/Down Counter/Shift Register Introduction The AT6000 Series field programmable gate array FPGA lets the designer implement a synchronous, 16-bit Up/Down Counter/Shift Register that operates at 22 MHz under the worst commercial operating conditions. In this circuit is most of the


    Original
    PDF 16-Bit AT6000 AT6005 16-Bit 74194 counter 74194 shift register counter schematic diagram using 74193 shifter using mux circuit diagram of 16 bit counter 74194 74194 datasheet ttl 74193 74193 counter data sheet 74193 application diagrams

    74194 shift register

    Abstract: 74194 74193 shift register ttl 74194 logic diagram 74193 74194 function table half-adder by using D flip-flop 74193 counter data sheet Asynchronous up and down counter 74194 datasheet
    Text: 16-bit Up/Down Counter/Shift Register Introduction Description The AT6000 Series field programmable gate array FPGA lets the designer implement a synchronous, 16-bit Up/Down Counter/Shift Register that operates at 22 MHz under the worst commercial operating conditions. In this


    Original
    PDF 16-bit AT6000 16-bit AT6005 0465C 09/99/xM 74194 shift register 74194 74193 shift register ttl 74194 logic diagram 74193 74194 function table half-adder by using D flip-flop 74193 counter data sheet Asynchronous up and down counter 74194 datasheet

    74194 circuit

    Abstract: 74194 function table 74194 shift register 74194 logic diagram LS194A 74194 universal shift register 74194 pin diagram LS 74194 74S194 74194 design and application shift register
    Text: 74194 , LS194A, S 194 S ig n e tic s Shift Registers 4-Bit Bidirectional Universal Shift Register Product Specification Logic Products • Buffered clock and control inputs • Shift left and shift right capability • Synchronous parallel and serial data transfers


    OCR Scan
    PDF LS194A, 74LS194A 74S194 36MHz 105MHz SO-16 1N916, 1N3064, 500ns 74194 circuit 74194 function table 74194 shift register 74194 logic diagram LS194A 74194 universal shift register 74194 pin diagram LS 74194 74S194 74194 design and application shift register

    D172

    Abstract: TTL 74194 74179 74194 logic diagram 74194 pin diagram 74194 shift register 74198 ci 7495 74LS95 ttl 74199
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL-TTL D170 54/74199 23 3 5 7 9 D171 54LS/74LS295, 54LS/74LS295A 6 16 18 20 22 2 3 4 D172 54/74194, 54S/74S194, 54LS/74LS194 5 2 li 3 4 5 6 7 PE Po Pi P2 P3 P4 P5 P6 P 7 J K := D > CP MR Qo Q l Û 2 Û3 O 4 Os 06 O 7


    OCR Scan
    PDF 54LS/74LS295, 54LS/74LS295A 54S/74S194, 54LS/74LS194 54LS/74LS164 54LS/74LS195 54LS/74LS295 54S/74S194 D172 TTL 74194 74179 74194 logic diagram 74194 pin diagram 74194 shift register 74198 ci 7495 74LS95 ttl 74199

    74194 function table

    Abstract: 74194 universal shift register TTL 74194 74194 design and application shift register 74194 circuit 74194 74194 shift register 74194 shift register waveform 74194 logic diagram N74S194N
    Text: 74194, LS194A, S194 Signetics Shift Registers 4-Bit Bidirectional Universal Shift Register Product Specification Logic Products • Buffered clock and control Inputs • Shift left and shift right capability • Synchronous parallel and serial data transfers


    OCR Scan
    PDF LS194A, 54LS/74LS, 54S/74S, 1N916, 1N3064, 500ns 74194 function table 74194 universal shift register TTL 74194 74194 design and application shift register 74194 circuit 74194 74194 shift register 74194 shift register waveform 74194 logic diagram N74S194N

    74194

    Abstract: 74194 shift register 74194 function table TTL 74194 74194 pin diagram 74194 shift register waveform 74194 universal shift register 74194 logic diagram LS 74194 74194 PIN
    Text: 74194, LS194A, S194 Signetics Shift Registers 4-Bit Bidirectional Universal Shift Register Product Specification Logic Products • Buffered clock and control inputs • Shift left and shift right capability • Synchronous parallel and serial data transfers


    OCR Scan
    PDF 54LS/74LS, 54S/74S, LS194A, 1N916, 1N3064, 500ns 74194 74194 shift register 74194 function table TTL 74194 74194 pin diagram 74194 shift register waveform 74194 universal shift register 74194 logic diagram LS 74194 74194 PIN

    74194 pin diagram

    Abstract: 74194 universal shift register 74194 function table 74194 shift register 74194 logic diagram 74194 shift register waveform TTL 74194 LS 74194 ttl 74194 logic diagram 74194 design and application shift register
    Text: 74194, LS194A, S194 Signetics Shift Registers 4-Bit Bidirectional Universal Shift Register Product Specification Logic Products • Buffered clock and control inputs • Shift left and shift right capability • Synchronous parallel and serial data transfers


    OCR Scan
    PDF 54LS/74LS, 54S/74S, LS194A, 1N916, 1N3064, 500ns 74194 pin diagram 74194 universal shift register 74194 function table 74194 shift register 74194 logic diagram 74194 shift register waveform TTL 74194 LS 74194 ttl 74194 logic diagram 74194 design and application shift register

    IC 74194

    Abstract: 74194 ic pin diagram Pin configuration of IC 74194 IC 74194 logic diagram IC 74194 pin diagram ic 74194 pin configuration 74194 shift register SL74194 74194 circuit 74194 design and application shift register
    Text: 7 4 1 9 4 , LS1 9 4 A , S 1 9 4 Shift Registers S ig n e t ic s 4-Bit Bidirectional Universal Shift Register Product Specification Logic Products • Buffered clock and control inputs • Shift left and shift right capability • Synchronous parallel and serial


    OCR Scan
    PDF 74LS194A 74S194 36MHz 105MHz SO-16 N74194N, N74LS194AN, N74S194N N74LS194AD, IC 74194 74194 ic pin diagram Pin configuration of IC 74194 IC 74194 logic diagram IC 74194 pin diagram ic 74194 pin configuration 74194 shift register SL74194 74194 circuit 74194 design and application shift register

    74LS194APC

    Abstract: No abstract text available
    Text: 194 CO NN ECTIO N DIAGRAM PINO UT A JJS4/74194 J/S4S/74S194 o // v 2 0 /54LS/74LS194A 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTER DESCRIPTION — The '194 is a high speed 4-bit bidirectional universal shift register. As a high speed m ultifunctional sequential building block, it is


    OCR Scan
    PDF JJS4/74194 J/S4S/74S194 /54LS/74LS194A LS194A) 54/74S 54/74LS 74LS194APC

    74LS195 PIN DIAGRAM

    Abstract: 7495 logic diagram 74150 7495 PIN DIAGRAM 74LS95 74179 F 7494
    Text: FAIRCHILD DIGITAL TTL Serial Entry Parallel Entry No. of Bits * Clock Edge Max Clock Freq MHz Typ Clock to Output Delay ns (Typ) Power Dissipation mW (Typ) Logic/Connection Diagram 1 Parallel-in/Parallel-out Shift Right 9300 4 J,K 4S S 38 16 300 D163 4L,7B,9B


    OCR Scan
    PDF 93H00 93L00 93S00 93H72 54LS/74LS95 54LS/74LS195 54LS/74LS295^ 54S/74S194 93H00, 93L00, 74LS195 PIN DIAGRAM 7495 logic diagram 74150 7495 PIN DIAGRAM 74LS95 74179 F 7494

    TTL 74ls194

    Abstract: 74LS194 d92 02 74ls164 TTL 74194 74LS165 74198 pin diagram 74ls273 fairchild 74LS164 PIN DIAGRAM D173
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIG ITAL-TTL D170 54/74199 23 3 5 7 9 D171 54LS/74LS295, 54LS/74LS295A 6 16 18 20 22 2 3 4 D172 54/74194, 54S/74S194, 54LS/74LS194 5 2 li 3 4 5 6 7 PE Po Pi P2 P3 P4 P5 P6 P 7 J K := D > CP MR Qo Q l Û 2 Û3 O 4 Os 06 O 7


    OCR Scan
    PDF 54LS/74LS295, 54LS/74LS295A 54S/74S194, 54LS/74LS194 54LS/74LS164 QoD150 54LS/74LS298 /74LS395 /74LS273 /74LS374 TTL 74ls194 74LS194 d92 02 74ls164 TTL 74194 74LS165 74198 pin diagram 74ls273 fairchild 74LS164 PIN DIAGRAM D173

    74164 14 PIN DIAGRAM

    Abstract: 74LS165 74198 ttl 74165 74166 93L38 74165 pin diagram 74194 shift register D171 D172
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL-TTL D170 54/74199 23 3 5 7 9 D171 54LS/74LS295, 54LS/74LS295A 6 16 18 20 22 2 3 4 D172 54/74194, 54S/74S194, 54LS/74LS194 5 2 li 3 4 5 6 7 PE Po Pi P2 P3 P4 P5 P6 P 7 J K := D > CP MR Qo Q l Û 2 Û3 O 4 Os 06 O 7


    OCR Scan
    PDF 54LS/74LS295, 54LS/74LS295A 54S/74S194, 54LS/74LS194 54LS/74LS164 93L28 93L38 54LS/74LS170 54LS/74LS670 54LS/74LS173 74164 14 PIN DIAGRAM 74LS165 74198 ttl 74165 74166 74165 pin diagram 74194 shift register D171 D172

    ci 7495

    Abstract: 74179 7495 74LS95 pin diagram k of 03 ttl 7495 7495 PIN DIAGRAM cI 74150 74LS195 PIN DIAGRAM 7496
    Text: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL -T T L D163 9300, 93H00, 93L00, 93S00, 54/74195, 54LS/74LS195 0162 54/74150 Vcc = Pin 16 GND = Pin 8 Vcc = Pin 24 GND = Pin 12 D164 93H72 D166 54/7495, 54LS/74LS95, 54LS/74LS95B D165 54/7494 1 16 2 14 3 13 4 11 P i A P2A Pi QP2B P1CP2C Pi D P2D


    OCR Scan
    PDF 93H00, 93L00, 93S00, 54LS/74LS195 93H72 54LS/74LS95, 54LS/74LS95B 54LS/74LS195 54LS/74LS295 54S/74S194 ci 7495 74179 7495 74LS95 pin diagram k of 03 ttl 7495 7495 PIN DIAGRAM cI 74150 74LS195 PIN DIAGRAM 7496

    74194 ic pin diagram

    Abstract: 74194 truth table ic 74194 74194 shift register waveform
    Text: TC40104BPJC40194BP C2MOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC40104BP 4-BIT B IDIRECTIONAL UNIVERSAL S HIFT REGISTER WITH 3-STATE OUTPUTS TC40194BP 4 -BIT B IDIRECTIONAL UNIVERSAL SHIFT REGISTER WITH A S Y N C HRONOUS M A S T E R RESET The TC40104BP and TC40194BP are 4-bit shift registers


    OCR Scan
    PDF TC40104BPJC40194BP TC40104BP TC40194BP TC40194BP TC40104BP, 74194 ic pin diagram 74194 truth table ic 74194 74194 shift register waveform

    74194 shift register

    Abstract: 74377 register logicaps shift register by using D flip-flop 7474 74191 counter 74377 Latches 74373 altera logicaps TTL library 74374 74373 ttl 74191
    Text: €Pßl400 PROGRAMMABLE BUS PERIPHERAL FEATURES GENERAL DESCRIPTION • Bus I/O —Register Intensive Buster EPLD The EPB1400 (Buster) EPLD from Altera repre­ sents the firs t M icro proce ssor Peripheral UserConfigurable at the Silicon level. The device consists


    OCR Scan
    PDF 25MHz EPB1400 EPB1400 74194 shift register 74377 register logicaps shift register by using D flip-flop 7474 74191 counter 74377 Latches 74373 altera logicaps TTL library 74374 74373 ttl 74191

    Truth Table 74194

    Abstract: 74194 truth table 74194 shift register waveform 74194 shift register truth table 74194 universal shift register TC40194BP 74194 internal circuit diagram
    Text: C2MOS DIGITAL INTEGRATED CIRCUIT TC40104BP,TC40194BP^2!1^ ISE- - - - - - TC40104BP 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTER WITH 3-STATE OUTPUTS TC40194BP 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTER WITH ASYNCHRONOUS MASTER RESET The TC40104BP and TC40194BP are 4-bit shift registers


    OCR Scan
    PDF TC40104BP TC40194BP Truth Table 74194 74194 truth table 74194 shift register waveform 74194 shift register truth table 74194 universal shift register 74194 internal circuit diagram

    IC 74194

    Abstract: No abstract text available
    Text: SN54194, SN54LS194A, SN54S194, SN74194, SN74LS194A, SN 74S194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS M A R C H Parallel Inputs and O utputs 1 9 7 4 -R E V IS E D M A R C H 1 9 8 8 S N 5 4 1 9 4 , S N 5 4 L S 1 9 4 A , S N 5 4 S 1 9 4 . . . J OR W PACKAG E


    OCR Scan
    PDF SN54194, SN54LS194A, SN54S194, SN74194, SN74LS194A, 74S194 IC 74194

    Truth Table 74194

    Abstract: IC 74194 pin diagram 74194 ic pin diagram
    Text: -File Number 1668 TechnicalData CD54/74HC194 CD54/74HCT194 High-Speed CMOS Logic 4-Bit Bidirectional Universal Shift Register 00 01 D O O I— 02 — 02 03 — •03 T yp e Features: D 8L D SR-


    OCR Scan
    PDF CD54/74HC194 CD54/74HCT194 54/74HC194 CD54/74HCT194 flip-50 S4/74HCT S4/74HC 54/74H 584IOHI 54/74HC Truth Table 74194 IC 74194 pin diagram 74194 ic pin diagram

    74194 truth table

    Abstract: LS 74194 74194 ic pin diagram
    Text: Technical Data File N um ber CD54/74HC194 CD54/74HCT194 1668 High-Speed CMOS Logic HARR IS SE MI C O N D S E C T O R 4 3 0 5 27 1 D G 1 7 b ô b 7 27E D I HAS 4-Bit Bidirectional Universal Shift Register Type Features: • • a * F o u r O pe ratin g M odes: S h ift R ight, S h ift Left, H o ld a n d Reset


    OCR Scan
    PDF CD54/74HC194 CD54/74HCT194 -CD54/74HC194 D54/74HCT194 54/74HC 54/74HCT 37I28RI 74194 truth table LS 74194 74194 ic pin diagram

    74169 SYNCHRONOUS 4-BIT BINARY COUNTER

    Abstract: 74139 demultiplexer 3-8 decoder 74138 pin diagram 3-8 decoder 74138 CI 74151 pin diagram 41 multiplexer 74153 JK Shift Register 74195 bcd counter using j-k flip flop diagram Multiplexer 74153 CI 74138
    Text: AUGUST 1984 semiconductor MSM60300, MSM60700, MSM61000 CMOS GATE ARRAYS GENERAL DESCRIPTION FEATURES The OKI MSM60300, MSM60700, and MSM61000 gate arrays are fabricated using state-of-the-art 3/i dual-layer metal silicon gate CMOS technology. A unit cell consists of 4 pairs o f transistors


    OCR Scan
    PDF MSM60300, MSM60700, MSM61000 MSM61000 74169 SYNCHRONOUS 4-BIT BINARY COUNTER 74139 demultiplexer 3-8 decoder 74138 pin diagram 3-8 decoder 74138 CI 74151 pin diagram 41 multiplexer 74153 JK Shift Register 74195 bcd counter using j-k flip flop diagram Multiplexer 74153 CI 74138

    truth table for ic 74138

    Abstract: 16CUDSLR ALU IC 74183 IC 74151 diagram and truth table 74183 alu 74147 pin diagram and truth table pin diagram of IC 74184 HP-7475A 7408 ic truth table IC 74373 truth table
    Text: PLCAD-SUPREME & PLS-SUPREME A+PLUS Programmable Logic Development System & Software Data Sheet September 1991, ver. 1 Features J J J J □ □ H igh-level su p p o rt for A ltera's general-purpose Classic EPLDs M ultiple design entry m ethods LogiCaps schem atic capture


    OCR Scan
    PDF 44-Mbyte, 386-based truth table for ic 74138 16CUDSLR ALU IC 74183 IC 74151 diagram and truth table 74183 alu 74147 pin diagram and truth table pin diagram of IC 74184 HP-7475A 7408 ic truth table IC 74373 truth table

    Untitled

    Abstract: No abstract text available
    Text: . Technical Data File N um ber CD54/74HC194 CD54/74HCT194 1668 High-Speed CMOS Logic 4-Bit Bidirectional Universal Shift Register T y p e Featu res: • F o u r O pe ratin g M odes: S h ift R ight, S h ift Left, H o ld a n d Reset ■ S ynchronou s p a ra lle l o r seria l operatio n


    OCR Scan
    PDF CD54/74HC194 CD54/74HCT194 54/74H CD54/74HCT194 54/74HC 54/74HCT 92CS-3

    74139 demultiplexer

    Abstract: 74169 SYNCHRONOUS 4-BIT BINARY COUNTER pin diagram 41 multiplexer 74153 3-8 decoder 74138 pin diagram bcd counter using j-k flip flop diagram pin diagram priority decoder 74148 CI 74151 74181 74175 clock 74165 block diagram 74151 demultiplexer
    Text: M OIVIOUOUU, s em i c onductor GENERAL DESCRIPTION FEATURES The OKI MSM60300, MSM60700. and MSM61000 gate arrays are fabricated using state-of-the-art 3/i dual-layer metal silicon gate CMOS technology. A unit cell consists of 4 pairs o f transistors where each pair is made up of a PMOS and a NMOS transistor.


    OCR Scan
    PDF MSM60300, MSM60700, MSM61000 MSM60300. MSM60700. MSMC0300 MSM60700 MSM61000 74139 demultiplexer 74169 SYNCHRONOUS 4-BIT BINARY COUNTER pin diagram 41 multiplexer 74153 3-8 decoder 74138 pin diagram bcd counter using j-k flip flop diagram pin diagram priority decoder 74148 CI 74151 74181 74175 clock 74165 block diagram 74151 demultiplexer