74LS10 Search Results
74LS10 Result Highlights (1)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
SN74LS109AD |
![]() |
Dual J-K Positive-Edge-Triggered Flip-Flops With Clear and Preset 16-SOIC 0 to 70 |
![]() |
![]() |
74LS10 Price and Stock
Texas Instruments SN74LS10NSRIC GATE NAND 3CH 3-INP 14SO |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LS10NSR | Digi-Reel | 5,917 | 1 |
|
Buy Now | |||||
![]() |
SN74LS10NSR | 1,840 |
|
Buy Now | |||||||
![]() |
SN74LS10NSR | 1,900 | 1 |
|
Buy Now | ||||||
Texas Instruments SN74LS109ANSRIC FF JK TYPE DOUBLE 1BIT 16-SO |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LS109ANSR | Digi-Reel | 1,836 | 1 |
|
Buy Now | |||||
![]() |
SN74LS109ANSR |
|
Get Quote | ||||||||
![]() |
SN74LS109ANSR | 20,000 | 1 |
|
Buy Now | ||||||
Texas Instruments SN74LS10DRIC GATE NAND 3CH 3-INP 14SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LS10DR | Digi-Reel | 1,527 | 1 |
|
Buy Now | |||||
![]() |
SN74LS10DR | 1,907 |
|
Buy Now | |||||||
Texas Instruments SN74LS109ANIC FF JK TYPE DBL 1-BIT 16-PDIP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LS109AN | Tube | 1,086 | 1 |
|
Buy Now | |||||
![]() |
SN74LS109AN | 781 |
|
Buy Now | |||||||
![]() |
SN74LS109AN | Bulk | 717 | 1 |
|
Buy Now | |||||
![]() |
SN74LS109AN | 620 |
|
Get Quote | |||||||
Texas Instruments SN74LS10NIC GATE NAND 3CH 3-INP 14DIP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LS10N | Tube | 789 | 1 |
|
Buy Now | |||||
![]() |
SN74LS10N | 3,612 |
|
Buy Now | |||||||
![]() |
SN74LS10N | Bulk | 5 | 1 |
|
Buy Now | |||||
![]() |
SN74LS10N | 20,010 | 1 |
|
Buy Now | ||||||
![]() |
SN74LS10N | 1,098 | 1 |
|
Buy Now | ||||||
![]() |
SN74LS10N | 130,000 |
|
Buy Now |
74LS10 Datasheets (30)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | PDF Size | Page count | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
74LS10 |
![]() |
Triple 3-Input NAND Gate | Original | 46.96KB | 4 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS10 |
![]() |
Triple 3-Input NAND Gate | Original | 35.05KB | 2 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS10 |
![]() |
Full Line Condensed Catalogue 1977 | Scan | 70.78KB | 2 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS10 | Raytheon | Positive-NAND Gates, Hex Inverters | Scan | 70.49KB | 2 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS10 |
![]() |
Triple Three-Input NAND / AND Gates | Scan | 102.78KB | 4 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS10 |
![]() |
Triple 3-Input NAND / AND Gates | Scan | 101.81KB | 4 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS10 |
![]() |
Integrated Circuits Catalogue 1978/79 | Scan | 914.34KB | 27 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS107 |
![]() |
Full Line Condensed Catalogue 1977 | Scan | 70.79KB | 2 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS107 | Raytheon | Dual J-K Negative-Edge-Triggered Flip-Flops | Scan | 122.15KB | 4 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS107 |
![]() |
Dual J-K Flip-Flop | Scan | 135.88KB | 5 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS107 |
![]() |
Dual J-K Flip-Flop | Scan | 142.62KB | 5 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS107 |
![]() |
Integrated Circuits Catalogue 1978/79 | Scan | 920.05KB | 27 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS107DC |
![]() |
Dual J-K Flip-Flop | Scan | 74.78KB | 3 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS107FC |
![]() |
Dual J-K Flip-Flop | Scan | 74.78KB | 3 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS107M | Unknown | TTL Data Book 1980 | Scan | 64.13KB | 1 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS107PC |
![]() |
Dual J-K Flip-Flop | Scan | 74.78KB | 3 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS109 |
![]() |
Full Line Condensed Catalogue 1977 | Scan | 70.79KB | 2 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS109 | Raytheon | Dual J-K Posilive-Edge-Triggered Flip-Flop | Scan | 147.91KB | 2 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS109 |
![]() |
Integrated Circuits Catalogue 1978/79 | Scan | 920.04KB | 27 | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LS109A |
![]() |
Dual J-K Positive Edge-Triggered Flip-Flop | Scan | 137.86KB | 5 |
74LS10 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
ttl 74ls10
Abstract: truth table NOT gate 74 74LS10 74LS10 truth table 751A-02 SN54-74LS10 74LS10 TTL 3 input nand gate 74LS10
|
Original |
SN54/74LS10 51A-02 SN54LSXXJ SN74LSXXN SN74LSXXD ttl 74ls10 truth table NOT gate 74 74LS10 74LS10 truth table 751A-02 SN54-74LS10 74LS10 TTL 3 input nand gate 74LS10 | |
DN74LS10
Abstract: MA161
|
OCR Scan |
DN74LS DN74LS10 DN74LS10 14-pin SO-14D) MA161. MA161 | |
DN74LS10
Abstract: MA161
|
OCR Scan |
DN74LS DN74LS10 DN74LS10 14-pin SO-14D) MA161. MA161 | |
CI 7474
Abstract: CI 7473 ci 7476 7474 D latch CI 74LS76 CI 74107 TTL 74ls76 fairchild 9024 ci 74LS74 74ls107
|
OCR Scan |
54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54LS/74LS279 93L14 54LS/74LS196 54LS/74LS197 CI 7474 CI 7473 ci 7476 7474 D latch CI 74LS76 CI 74107 TTL 74ls76 fairchild 9024 ci 74LS74 74ls107 | |
74LS109PCContextual Info: 109 C O N N E C T IO N D IA G R A M PINOUT A /54S /74S 109 v o4LS/74LS109 DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP D E S C R IP T IO N — The '109 consists of tw o high speed, com pletely indepen dent transition clocked J K flip-flops. The clocking operation is independent |
OCR Scan |
o4LS/74LS109 54/74S 54/74LS 74LS109PC | |
74LS109A
Abstract: SN54/74LS109A truth table NOT gate 74
|
OCR Scan |
SN54LS/74LS109A SN54/74LS109A Inp125 74LS109A SN54/74LS109A truth table NOT gate 74 | |
Contextual Info: M M O TO R O LA SN54/74LS109A D E S C R IP T IO N — The S N 5 4 L S /7 4 L S 10 9 A consists o f tw o high speed com pletely independent tra n sitio n clocked JK flip-flops. The clocking operation is independent of rise and fa ll tim es o f th e d o c k w aveform . The |
OCR Scan |
SN54/74LS109A | |
74LS10
Abstract: 74LS10 truth table Motorola 74LS TTL 74ls10 TTL IC 74 74 c 2 n 3 h all gate ic data 74
|
OCR Scan |
SN54/74LS10 51A-02 SN54/74LS10 74LS10 74LS10 truth table Motorola 74LS TTL 74ls10 TTL IC 74 74 c 2 n 3 h all gate ic data 74 | |
74LS107AContextual Info: M MOTOROLA SN54/74LS107A DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP The SN54/74LS107A is a Dual JK Flip-Flop with individual J, K, Direct Clear and Clock Pulse inputs. Output changes are initiated by the HIGH-to-LOW transition of the clock. A LOW signal on CD input overrides the |
OCR Scan |
SN54/74LS107A SN54/74LS73A 74LS107A | |
74LS109Contextual Info: LS TTL DN74LS Series 74LS109 D N 7 4 L S 1 0 9 Dual J-K Positive Edge-Triggered Flip-Flops with Set and Reset P-2 • Description DN 74LS109 contains tw o positive-edge triggered J-K flipflop circuits, each w ith independent clock-CP, J, K, and direct-coupled set and reset input terminals. |
OCR Scan |
DN74LS DN74LS109 74LS109 16-pin Zwit-500 MA161 | |
Contextual Info: GD54/74LS109A DUAL POSITIVE-EDGE- TRIGGERED J-K FLIP-FLOPS Feature Pin Configuration • Positive Edge-Triggering • Direct Set and reset inputs • J and K inputs • Q and Q outputs Vcc CLR2 J2 K2 C LK 2 PR2 Q2 QS R RRRFI R HR y Description This device contains two independent positiveedge-triggered J-K flip-flops with complementary out |
OCR Scan |
GD54/74LS109A | |
74LS107n
Abstract: 74107PC IC 74LS107
|
OCR Scan |
54LS/74LS107^ 54/74LS CLS107) 74LS107n 74107PC IC 74LS107 | |
751A-02
Abstract: TTL 74LS10 3 input nand gate 74LS10 SN54-74LS10
|
Original |
SN54/74LS10 51A-02 SN54LSXXJ SN74LSXXN SN74LSXXD 751A-02 TTL 74LS10 3 input nand gate 74LS10 SN54-74LS10 | |
74LS107A
Abstract: 74LS73A 751A-02 SN54LSXXXJ SN74LSXXXD SN74LSXXXN 74LS73
|
Original |
SN54/74LS107A 74LS107A 74LS73A 751A-02 SN54LSXXXJ SN74LSXXXD SN74LSXXXN 74LS73 | |
|
|||
Contextual Info: 107 AVG Semiconductors_ DDiT Technical Data 74LS107A DV74ALS107 Dual JK Negative Edge-Triggered Flip-Flop N Suffix Plastic DIP AVG-001Case The 74LS107A is a Dual JK Flip-Flop with individual J, K, Direct Clear and Clock Pulse inputs. Output changes are initialized by the HIGH-toLOW transition of the clock. A LOW signal on Clear input overrides the |
OCR Scan |
DV74LS107A DV74ALS107 AVG-001Case 74LS107A AVG-002 1-800-AVG-SEMI DV74LS107A, LS107A ALS107 | |
TTL 74ls74
Abstract: 74ls74 CI 7473 TTL 7474 7476 JK ttl 7474 14 PIN Jk 7476 7474 PIN DIAGRAM pin diagram 7474 7474 16 PIN
|
OCR Scan |
54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54H/74H73 54H/74H103 54S/74S113 54LS/74LS113 TTL 74ls74 74ls74 CI 7473 TTL 7474 7476 JK ttl 7474 14 PIN Jk 7476 7474 PIN DIAGRAM pin diagram 7474 7474 16 PIN | |
IC 74107
Abstract: IC 74LS107 74LS107 LS107
|
OCR Scan |
LS107 1N916, 1N3064, 500ns 500ns IC 74107 IC 74LS107 74LS107 LS107 | |
74LSOO
Abstract: HD74LS109A
|
OCR Scan |
HD74LS109A. QQ14CI14 DG-14 06max 20-IU8 OG-16 DG-24 74LSOO HD74LS109A | |
74LS10 pin configurationContextual Info: GD54/74LS10 TRIPLE 3-INPUT POSITIVE NAND GATES Description Pin Configuration This device contains three independent 3-input NAND gates. It performs the Boolean functions Y = A B C or Y = Â + B + Ü in positive logic. Vcc 1C 1Y 3C 3B 3A 3Y 14 13 12 11 10 9 |
OCR Scan |
GD54/74LS10 74LS10 pin configuration | |
jk flipflop
Abstract: DN74LS107 MA161
|
OCR Scan |
DN74LS DN74LS107 DN74LS107 14-pin SO-14D) MA161. jk flipflop MA161 | |
74LS183
Abstract: 74LS275 74LS97 74LS04 74LS00 74ls series 74LS356 74LS93 74LS396 74LS55
|
OCR Scan |
LZ93/LZ95/LZ96/LZ97 74LS00 74LS02 74LS04 74LS08 74LS10 74LS11 74LS20 74LS21 74LS183 74LS275 74LS97 74ls series 74LS356 74LS93 74LS396 74LS55 | |
SN54/74LS109A
Abstract: 751B-03 truth table NOT gate 74 74LS109A SN54LSXXXJ SN74LSXXXD SN74LSXXXN 74ls109
|
Original |
SN54/74LS109A 74LS109A 751B-03 SN54/74LS109A 751B-03 truth table NOT gate 74 SN54LSXXXJ SN74LSXXXD SN74LSXXXN 74ls109 | |
LS 107
Abstract: 74LS107P
|
OCR Scan |
DDb370G 54LS/74LS107 t/1-07-07 D0b37 54/74LS CLS107) //07-3X LS 107 74LS107P | |
Contextual Info: I LS TTL DN74LS Series 74LS10 74LS10 Triple 3 - input P ositive NAND Gates • Description D N 74LS10 contains three 3-input positive isolation NAND gate circuits. ■ Features • • • • Low pow er consum ption P^ = 6mW typical High speed ( tpd = 10ns typical) |
OCR Scan |
DN74LS DN74LS10 74LS10 14-pin SO-14D) MA161. |