80960SA Search Results
80960SA Datasheets (2)
Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|
80960SA |
![]() |
EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS | Original | 370.03KB | 39 | ||
80960SA-20 |
![]() |
Embedded 32-bit Microprocessor With 16-bit Burst Data Bus | Original | 370.04KB | 39 |
80960SA Price and Stock
Rochester Electronics LLC N80960SA16IC MPU 16MHZ 84PLCC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
N80960SA16 | Tube | 20 |
|
Buy Now | ||||||
Intel Corporation EE80960SA16512 |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
EE80960SA16512 | 351 |
|
Get Quote | |||||||
![]() |
EE80960SA16512 | 39,003 |
|
Get Quote | |||||||
Intel Corporation N80960SA16 |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
N80960SA16 | 261 |
|
Get Quote | |||||||
![]() |
N80960SA16 | 931 | 1 |
|
Buy Now | ||||||
Intel Corporation N80960SA20 SW22780960 - RISC Microprocessor, 32-Bit, i960 CPU, 20MHz, CMOS, PQCC84 |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
N80960SA20 SW227 | 1,672 | 1 |
|
Buy Now | ||||||
Intel Corporation EE80960SA20512MPU i960� Processor RISC 32bit 20MHz 68-Pin PLCC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
EE80960SA20512 | 7,970 |
|
Get Quote |
80960SA Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
80960SA
Abstract: 80960SB 65A176 AD427
|
Original |
80960SA 32-BIT 16-BIT 80960SB 512-Byte 80960SA 80960SB 65A176 AD427 | |
VAX-11
Abstract: PLCC 68 intel package dimensions 270917 w1a31 intel core i7 processors their registers in term of 32-bit mode
|
OCR Scan |
80960SA 32-BIT 16-BIT 512-Byte Local\32-Bit 80960SB 80-Lead VAX-11 PLCC 68 intel package dimensions 270917 w1a31 intel core i7 processors their registers in term of 32-bit mode | |
v945
Abstract: 80960SA N80960SB W225 80960SB N80960SA S80960SA S80960SB intel DOC n80960
|
Original |
80960SA/SB 80960SA/SB v945 80960SA N80960SB W225 80960SB N80960SA S80960SA S80960SB intel DOC n80960 | |
80960SA
Abstract: 80960SB 80960
|
OCR Scan |
80960SA/SB 80960SA 80960SB 80960 | |
Intel i960 architecture
Abstract: 80960SA 80960SB A80960SA 80960sa manual
|
OCR Scan |
80960SA/SB 80960SB 80960SA Intel i960 architecture A80960SA 80960sa manual | |
80960SA
Abstract: 80960SB
|
OCR Scan |
32-BIT 80960SA/SB 16-bit 80960SA 80960SB | |
control unit of a processorContextual Info: lACs y7 CHAPTER 11 lACs This chapter describes the intra-agent communication IAC m echanism of the 80960SA/SB processor. Included is a description of the IAC-message structure, the IAC-message sending and receiving mechanism, and reference information on the available IAC messages. |
OCR Scan |
80960SA/SB control unit of a processor | |
stores procedureContextual Info: Procedure Calls 4 CHAPTER 4 PROCEDURE CALLS This chapter describes the 80960SA/SB processor's procedure call and stack mechanism. It also describes the supervisor call mechanism, which provides a means of calling privileged procedures such as kernel services. |
OCR Scan |
80960SA/SB stores procedure | |
Contextual Info: 80960SA EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS • High-Performance Embedded Architecture — 20 MIPS* Burst Execution at 20 MHz — 7.5 MIPS Sustained Execution at 20 MHz ■ 512-Byte On-Chip Instruction Cache — Direct Mapped — Parallel Load/Decode for Uncached |
OCR Scan |
80960SA 32-BIT 16-BIT 512-Byte 32-Blt 80960SB 80-Lead | |
v945
Abstract: v943 8244 INTEL 80960SA 80960SB N80960SA N80960SB S80960SA W225 intel DOC
|
Original |
80960SA/SB 80960SA/SB v945 v943 8244 INTEL 80960SA 80960SB N80960SA N80960SB S80960SA W225 intel DOC | |
Contextual Info: in te i 80960SA/80960SB EMBEDDED 32-BIT PROCESSORS WITH 16-BIT BURST DATA BUS High-Performance Embedded Architecture — 16 MIPS Burst Execution at 16 MHz — 5 MIPS* Sustained Execution at 16 MHz Built-In Interrupt Controller — 4 Direct Interrupt Pins — 32 Priority Levels 256 Vectors |
OCR Scan |
80960SA/80960SB 32-BIT 16-BIT 80960SB 512-Byte | |
80960SA
Abstract: 80960SB
|
OCR Scan |
80960SA/SB 80960SA 80960SB | |
v945
Abstract: V943 272850 270929-003 80960SA 80960SB N80960SA N80960SB S80960SA S80960SB
|
Original |
80960SA/SB 80960SA/SB v945 V943 272850 270929-003 80960SA 80960SB N80960SA N80960SB S80960SA S80960SB | |
Contextual Info: in te i 80960SA EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS • High-Performance Embedded Architecture — 20 MIPS* Burst Execution at 20 MHz — 7.5 MIPS Sustained Execution at 20 MHz ■ 512-Byte On-Chip Instruction Cache — Direct Mapped |
OCR Scan |
80960SA 32-BIT 16-BIT 512-Byte 80960SB 16-Bit 80960SA | |
|
|||
80960
Abstract: 74F113 82C54 TL7705A Z8536
|
OCR Scan |
80960SA/SB RS-232 82C54 80960 74F113 TL7705A Z8536 | |
T7 DIODEContextual Info: inttJ PBßyiiflOMÄlHV 80960SA EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS High-Performance Embedded Architecture — 20 MIPS* Burst Execution at 20 MHz — 7.5 MIPS Sustained Execution at 20 MHz 512-Byte On-Chip Instruction Cache — Direct Mapped |
OCR Scan |
80960SA 32-BIT 16-BIT 512-Byte 80960KA/ 80960SB T7 DIODE | |
NFP-32Contextual Info: Faults 6 CHAPTER 6 FAULTS This chapter describes the fault handling facilities of the 80960SA/SB processor. The subjects covered include the fault-handling data structures, the software support required for fault handling, and the fault handling mechanism. A reference section that contains detailed |
OCR Scan |
80960SA/SB Number16 NFP-32 | |
80960SA
Abstract: 80960SB 65A176 272206-003
|
Original |
80960SA 32-BIT 16-BIT 512-Byte 80960SB 80-Lead 80960SA 80960SB 65A176 272206-003 | |
80960SA
Abstract: self-test processor
|
OCR Scan |
80960SA/SB 16-bit 80960S 80960SA self-test processor | |
80960SA
Abstract: 80960SB
|
OCR Scan |
80960SA/SB 80960SB 80960SA 64-byte | |
Contextual Info: Debugging 7 CHAPTER 7 DEBUGGING This chapter describes the tracing facilities of the 80960SA/SB processor, which allow the monitoring of instruction execution. OVERVIEW OF THE TRACE-CONTROL FACILITIES The 80960SA/SB processor provides facilities for monitoring the activity of the processor by |
OCR Scan |
80960SA/SB | |
80960SBContextual Info: Interrupts ß CHAPTER 5 INTERRUPTS This chapter describes the 80960SA/SB processor’s interrupt handling facilities. It also describes how interrupts are signaled. OVERVIEW OF THE INTERRUPT FACILITIES An interrupt is a temporary break in the control stream o f a program so that the processor can |
OCR Scan |
80960SA/SB 80960SB | |
Contextual Info: 80960JS/JC 3.3 V Microprocessor Advance Information Datasheet Product Features • Pin/Code Compatible with all 80960Jx Processors ■ High-Performance Embedded Architecture — One Instruction/Clock Execution — Core Clock Rate is: 80960JS lx the Bus Clock |
OCR Scan |
80960JS/JC 80960Jx 80960JS 80960JC 32-Bit | |
132-Lead
Abstract: AD30/ako 451 960
|
OCR Scan |
80960J 32-BIT 80960JAâ 80960JFâ 132-Lead AD30/ako 451 960 |