APRIL1993 Search Results
APRIL1993 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
SCAS142A-D3791
Abstract: TTL Schmitt-Trigger Inverters six independent Schmitt-trigger inverters 74ACT11014
|
OCR Scan |
74ACT11014 APRIL1993 500-mA 300-mll AS142A-D3791, SCAS142A-D3791 TTL Schmitt-Trigger Inverters six independent Schmitt-trigger inverters | |
Contextual Info: 54ACT11821, 74ACT11821 10-BIT BUS-INTERFACE FLIP-FLOPS WITH 3-STATE OUTPUTS SCAS154A—D3715, NOVEMBER 1 9 9 0 - REVISED APRIL1993 54ACT11821 . . . JT PACKAGE 74ACT11821 . . . DW PACKAGE Inputs Are TTL-Voltage Compatible Provides Extra Data Width Necessary for |
OCR Scan |
54ACT11821, 74ACT11821 10-BIT SCAS154A--D3715, APRIL1993 500-mA 300-mil | |
Contextual Info: 74ACT11273 OCTAL D-TYPE FLIP-FLOP WITH CLEAR SCAS130- D3443, MARCH 1990-R EV ISË D APRIL1993 DW OR NT PACKAGE TOP VIEW * Inputs Are TTL-Voltage Compatible * Applications Include: Buffer/Storage Registers Shift Registers Pattern Generators * Flow-Through Architecture Optimizes |
OCR Scan |
74ACT11273 SCAS130- D3443, 1990-R APRIL1993 500-mA 300-mil | |
SRQ10Contextual Info: 74ACT11898 10-BIT PARALLEL-OUT SERIAL SHIFT REGISTER D3644. OCTOBER 1990-R EV ISE D APRIL1993 DW OR N PACKAGE TOP VIEW Inputs Are TTL-Voltage Compatible AND-Gated (Enable/Disable) Serial Inputs Fully Buffered Clock and Serial Inputs 1 2 3 4 5 6 7 qf [ 8 |
OCR Scan |
74ACT11898 10-BIT D3644. 1990-R APRIL1993 500-mA 300-mil SRQ10 | |
fujitsu ten connector
Abstract: fujitsu ten lc ns73M SKS 25F CTS100 ht12 decoder
|
OCR Scan |
APRIL1993 10BASE-T FPT-160P-M03) 04S-3C-2 fujitsu ten connector fujitsu ten lc ns73M SKS 25F CTS100 ht12 decoder | |
74ACT11657Contextual Info: 74ACT11657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS _ Inputs Are TTL-Voltage Compatible Flow-Through Architecture Optimizes PCB Layout AUGUST 1992-REV1SED APRIL1993 DW PACKAGE TOP VIEW PARITY |
OCR Scan |
74ACT11657 1992-REV1SED APRIL1993 500-mA 300-mil 00T4743 | |
k3525
Abstract: MBL8392A
|
OCR Scan |
MBL8392A APRIL1993 5M-1982. k3525 MBL8392A | |
Contextual Info: 54ACT11520, 74ACT11520 8-BIT IDENTITY COMPARATORS SCAS009B —D2957, JULY 1987 - REVISED APRIL1993 Compares Two 8-Blt Words Inputs Are TTL-Voltage Compatible Flow-Through Architecture Optimizes PCB Layout Center-Pin V^c and GND Configurations Minimize High-Speed Switching Noise |
OCR Scan |
54ACT11520, 74ACT11520 SCAS009B --D2957, APRIL1993 500-mA 20-kQ 300-mil | |
D3375Contextual Info: 74AC11086 QUADRUPLE 2-INPUT EXCLUSIVE-OR GATE _ D3375, NOVEMBER 1989 - REVISED APRIL1993 * Flow-Through Architecture Optimizes PCB Layout * Center-PIn Vcc and GND Configurations Minimize High-Speed Switching Noise * EPIC"“ Enhanced-Performance Implanted |
OCR Scan |
74AC11086 D3375, APRIL1993 500-mA 300-mil D3375 | |
Contextual Info: 54AC11520,74AC11520 8-BIT IDENTITY COMPARATORS D2957, JULY 1987-R EVISED APRIL1993 I | * Compares Two 8-Bit Words • Flow-Through Architecture Optimizes PCB Layout 54AC11520. . . J PACKAGE 74AC11520. . . DW OR N PACKAGE TOP VIEW • Center-Pin V^c and GND Configurations |
OCR Scan |
54AC11520 74AC11520 D2957, 1987-R APRIL1993 500-mA 300-mil 54AC11520. 74AC11520. PHL500 | |
Contextual Info: 74ACT11802 TRIPLE 4-INPUT OR/NOR GATE SCAS153A- D3594, JULY 1990-R EV ISE D APRIL1993 DW OR NT PACKAGE TOP VIEW Inputs Are TTL-Voltage Compatible Flow-Through Architecture Optimizes PCB Layout Center-Pin Vc c and GND Configurations Minimize High-Speed Switching Noise |
OCR Scan |
74ACT11802 SCAS153A- D3594, 1990-R APRIL1993 500-mA 300-mil | |
Contextual Info: 54ACT11521, 74ACT11521 8-BIT IDENTITY COMPARATORS S C A S Q 2 3 A - D2957, JU L Y 1978- R E V IS E D A P R I L 1993 54ACT11521 . . . J P A C K A G E 74ACT11521 . . . OB, D W O R N P A C K A G E i * Compares Two 8-Bit Words * Inputs Are TTL-Voltage Compatible |
OCR Scan |
54ACT11521, 74ACT11521 D2957, 54ACT11521 74ACT11521 500-mA | |
Contextual Info: 74ACT11867 SYNCHRONOUS 8-BIT UP/DOWN BINARY COUNTER WITH ASYNCHRONOUS CLEAR S C A S 1 7 8 - D 3 9 9 0 , D E C E M B E R 1991 - R E V IS E D A P R I L 1 9 9 3 Inputs Are TTL-Voltage Compatible Asynchronous Clear Fully Independent Clock Circuit Simplifies Use |
OCR Scan |
74ACT11867 500-mA | |
d204dContextual Info: 74AC11377 OCTAL D-TYPE FLIP-FLOP WITH CLOCK ENABLE SCAS101 - D3420, FEBRUARY 1990 - REVISED APRIL 1993 i * Contains Eight D-Type Flip-Flops * Clock Enable Latched to Avoid False Clocking DW OR NT PACKAGE TOP VIEW * Applications Include: Buffer/Storage Registers, Shift Registers, Pattern |
OCR Scan |
74AC11377 SCAS101 D3420, 500-mA d204d | |
|
|||
CJJ 75WContextual Info: &• J S J s-iWAVjiai;^| au sws» * v, PÄ87 • PA87Ä AP EX M l C f t O T E C H N O L O G Y C O R P O R A T IO N ■T U C S O N . ARIZONA . A P P L I C A T I O N S HOT LIN E 8QO 5 4 6 - A P E X l PREUMINARY Product Introduction FEATURES * * * * HIGH VOLTAGE — 450V |
OCR Scan |
200mA S46-APEX CJJ 75W | |
MB86950 Etherstar Ethernet Controller
Abstract: MB86950 etherstar MB86962 MB86951 CODER MANCHESTER DIFFERENTIAL aui isolation transformer differential manchester encoder manchester encoder 10BASE2
|
Original |
MB86951 10BASE2, 10BASE5 10BASE-T 24-pin MB86951 MB86950 Etherstar Ethernet Controller MB86950 etherstar MB86962 CODER MANCHESTER DIFFERENTIAL aui isolation transformer differential manchester encoder manchester encoder 10BASE2 | |
Contextual Info: 74AC11640 OCTAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS S C A S 052A -JU LY 1987 - REVISED A PR IL1993 I I | I ' * • • * * * Bidirectional Bus Transceivers in High-Density 24-Pin Packages Flow-Through Architecture Optimizes PCB Layout DW OR NT PACKAGE TOP VIEW |
OCR Scan |
74AC11640 IL1993 24-Pin 500-mA 300-mil | |
D2999Contextual Info: SN65558, SN75558 ELECTROLUMINESCENT ROW DRIVERS SLDSD18B - D2999, DECEMBER 195 - REVISED APRIL 1993 • Each Device Drives 32 Electrodes FN PACKAGE {TOP VIEW N O t l O » K O O # O r <t V— T - 1 - 1 - 1 - Y - 1 - 1 - W O J O O O O O O O O O O O Z • High-Voltage Open-Collector NPN Outputs |
OCR Scan |
SN65558, SN75558 SLDSD18B D2999, 300-mA 32-bit SLDSQ18B- D2999 | |
Contextual Info: SAMSUNG ELECTRONICS INC b?E T> 7 *îb4 m s 0P17S1S bSO • SMGK PRELIMINARY BiCMOS SRAM KM68B261A ABSOLUTE MAXIMUM RATINGS* Item Voltage on Any Pin Relative to Vss Voltage on Vcc Supply Relative to VSs Power Dissipation Storage Temperature Operating Temperature |
OCR Scan |
0P17S1S KM68B261A D2957, APRIL1993 bl723 0DT42H5 | |
Contextual Info: 54ACT11138,74ACT11138 3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS SCAS050A - D3266, JANUARY 1989 - REVISED APRIL 1993 * Designed Specifically for High-Speed Memory Decoders and Data Transmission |
OCR Scan |
54ACT11138 74ACT11138 SCAS050A D3266, 650-mA 54ACT11138, SCAS050A--D3266, 1989-R | |
74ACT11657Contextual Info: 74ACT11657 OCTAL TRANSCEIVER WITH PARITY GENERATOR/CHECKER AND 3-STATE OUTPUTS _ AUGUST 1992-R EV IS ED APRIL 1993 Inputs Are TTL-Voltage Compatible Flow-Through Architecture Optimizes PCB Layout Center-PIn Vcc and GND Pin Configurations Minimize High-Speed |
OCR Scan |
74ACT11657 1992-R 500-mA 300-mil T11657 | |
Contextual Info: 74AC11257 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTOR/MULTIPLEXER WITH 3-STATE OUTPUTS _ D3259,MARCH 1989-REVISEDAPBIL1993 DW OR N PACKAGE TOP VIEW * 3-State Outputs Interface Directly With System Bus * Flow-Through Architecture Optimizes |
OCR Scan |
74AC11257 D3259 1989-REVISEDAPBIL1993 500-mA 300-mil | |
MAA 723Contextual Info: 74AC11153 DUAL 1-0F-4 DATA SELECTOR/MULTIPLEXER D 3582, JU N E 1990 - R EVISED A P R IL 1993 Permits Multiplexing From N Lines to 1 Line Performs Parallel-to-Serial Conversion □ OR N PACKAGE TOP VIEW A [ 1 B [ 2 Strobe (Enable) Line Provided for Cascading (N Lines to N Lines) |
OCR Scan |
74AC11153 500-mA 300-mil D3582. 144Gb 65S303 7526S MAA 723 | |
74AC11239Contextual Info: 74AC11239 DUAL 2-LINE TO 4-LINE DECODER/DEMULTIPLEXER S C A S 072A -JU LY 1 9 8 9 - REVISED A P R IL I 993 D OR N PACKAGE * Designed Specifically for High-Speed Memory Decoders and Data Transmission Systems TOP VIEW * Incorporates Two Enable Inputs to Simplify |
OCR Scan |
74AC11239 500-mA 300-mil 74AC11239 APRIL1993 |