CA95134 Search Results
CA95134 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
026135
Abstract: eltron Nanjing Micro One Electronics
|
OCR Scan |
CA95134 026135 eltron Nanjing Micro One Electronics | |
samsung service manual
Abstract: rm2510 STD110
|
Original |
CA95134-1708, samsung service manual rm2510 STD110 | |
STR 6765
Abstract: 44202 TEL 721 TEL721
|
OCR Scan |
CA95134 Su34-5 STR 6765 44202 TEL 721 TEL721 | |
gu 81
Abstract: Data sheet 1713 M 9697 coasia dawin
|
Original |
CA95134-1713, gu 81 Data sheet 1713 M 9697 coasia dawin | |
8-bit VGA ramdac
Abstract: VGA VESA DDC2 Composite Video to VGA decoder 640x480 50hz tv tuner for crt monitor block diagram ccir to vga converter Composite Video to VGA 6-bit ram-dac video converter tv encoder pc to tv encoder diagram
|
Original |
W9971CF W9971CF 64-bit CA95134 115/11F 8-bit VGA ramdac VGA VESA DDC2 Composite Video to VGA decoder 640x480 50hz tv tuner for crt monitor block diagram ccir to vga converter Composite Video to VGA 6-bit ram-dac video converter tv encoder pc to tv encoder diagram | |
cy37128
Abstract: CY37128P160-125AC CY37128V CY7C375 CY37128P84-125JI cy3700
|
OCR Scan |
CY37128 128-Macrocell cy37128 CY37128P160-125AC CY37128V CY7C375 CY37128P84-125JI cy3700 | |
CY37384
Abstract: CY37384V L0651
|
OCR Scan |
CY37384V 384-Macrocell CY37384 CY37384V L0651 | |
Contextual Info: PSoC Creator 组件数据手册 SM 总线和 PM 总线从器件 2.10 性能 • SMBus 从器件模式 • PMBus 从器件模式 SMBALERT#引脚支持 25ms 超时 固定功能(FF)和 UDB 实现 可配置 SM/PM 总线指令 概述 系统管理总线(SMBus)和电源管理总线(PMBus)从器件组件提供了一种简单的方式,来使用 |
Original |
||
CY37384
Abstract: CY37384V
|
Original |
CY37384 384-Macrocell CY37384 CY37384V | |
Contextual Info: • ■ J ^ m n r n n PRELIMINARY Ultra37256 UltraLogic 256-Macrocell ISR™ CPLD — tco = 4.5 ns Features • 256 macrocells in sixteen logic blocks • In-System Reprogram mable ISR™ — JTAG-compliant on-board programming — Design changes don’t cause pinout changes |
OCR Scan |
Ultra37256 256-Macrocell IEEE1149 | |
W89C90
Abstract: CODER MANCHESTER DIFFERENTIAL HAO4 arbiter decoder -1996 w89c901
|
OCR Scan |
W89C926 W89C902 2-27S 86-5-S CA95134, 43666S 4417S 6-2-71S W89C90 CODER MANCHESTER DIFFERENTIAL HAO4 arbiter decoder -1996 w89c901 | |
Contextual Info: W24010A l’inbond Electronics Corp. 128K x 8 HIGH SPEED CMOS STATIC RAM GENERAL DESCRIPTION The W24010A is a high speed, low power CMOS static RAM organized as 131072 x 8 bits that operates on a single 5-volt power supply. This device is manufactured using Winbond’s high |
OCR Scan |
W24010A W24010A 32-pin CA95134 | |
Contextual Info: ! ^ jjjjjy '•ttttttttWÄÄÄÄÄÄÄÄÄÄÄÄÄÄÄW1- JM N K t t ♦ < ij / 5; PRELIMINARY *^ ' CY37384 UltraLogic 384-Macrocell ISR™ CPLD — ts = 5.5 ns Features — tco = 6 ns • 384 macrocells in 24 logic blocks • In-System Reprogrammable™ (ISR™ |
OCR Scan |
CY37384 384-Macrocell | |
Contextual Info: ^ jjjjjy .•/$ $$$$I ♦ PRELIMINARY < ij /t t5;*^ ' CY37512 UltraLogic 512-Macrocell ISR™ CPLD — tco = 6 ns Features • 512 macrocells in 32 logic blocks • In-System Reprogrammable™ (ISR™ — JTAG-compliant on-board programming — Design changes don’t cause pinout changes |
OCR Scan |
CY37512 512-Macrocell | |
|
|||
Contextual Info: Xgjf PRELIMINARY CY37256V UltraLogic 3.3V 256-Macrocell ISR™ CPLD — tPD = 12 ns Features — ts = 7 ns • 256 macrocells in sixteen logic blocks • 3.3V In-System Reprogrammable™ ISR™ — tco = 6.5 ns • • • • • • — JTAG-compliant on-board programming |
OCR Scan |
CY37256V 256-Macrocell 160-pin 208-pin 256-lead CY37256, CY37128/37128V, Y37192/37192V, CY37384/37384V, CY37512/37512V | |
Contextual Info: fax id: 6149 W CYPRESS Ultra37256V PRELIMINARY UltraLogic TM 256-Macrocell 3.3V ISR CPLD • Up to 192 1/Os — plus 5 dedicated inputs including 4 clock inputs Features • 256 macrocells in sixteen logic blocks • IEEE standard 3.3V operation — 3.3V ISR |
OCR Scan |
Ultra37256V 256-Macrocell IEEE1149 160-pin 208-pin 256-lead Ultra37000 | |
ARM dual port SRAM compiler
Abstract: rm2510 synopsys dc ultra DSPG 16C450 16C550 ARM920T ARM940T IEEE1284 STD110
|
Original |
STD130 STD130 24nW/MHz ARM920T/ARM940T, ARM dual port SRAM compiler rm2510 synopsys dc ultra DSPG 16C450 16C550 ARM920T ARM940T IEEE1284 STD110 | |
CY37064Contextual Info: UltraLogic 64-Macrocell ISR™ CPLD — ts = 3.5 ns Features — tCo = 4 -5 ns • Product-term clocking 64 macrocells in four logic blocks In-System Reprogrammable™ ISR™ • IEEE 1149.1 JTAG boundary scan • Programmable slew rate control on individual l/Os |
OCR Scan |
64-Macrocell CY37064V, CY37032/ 37uctor CY37064 | |
CY37032VContextual Info: CY37032V PREUM INAm UltraLogic 32-Macrocell ISR™ CPLD — tPD = 8.5 ns Features — ts = 5.0 ns • 32 macrocells in two logic blocks • 3.3V In-System Reprogrammable™ ISR™ includes: — tco = 6.0 ns Product-term clocking IEEE 1149.1 JTAG boundary scan |
OCR Scan |
CY37032V 32-Macrocell CY37032V | |
SED2800FVA
Abstract: SED2800F 11 kv vfd S-MOS epson DGG4D33
|
OCR Scan |
SED2800FVA 20-element 100-pin CA95134 SED2800F 11 kv vfd S-MOS epson DGG4D33 | |
O16I
Abstract: 7256P 99L0
|
OCR Scan |
Ultra37256 256-Macrocell IEEE1149 160-pin 208-pin 256-lead O16I 7256P 99L0 | |
00Q01
Abstract: ZQ50A BWRO
|
OCR Scan |
CY7C1337 117-MHz 100-MHz 100TQFP 00Q01 ZQ50A BWRO | |
Contextual Info: PREUM INAm Ultra37128V UltraLogic 3.3V 128-Macrocell ISR™CLPD — tPD = 10 ns Features — ts = 5.5 ns • 128 macrocells in eight logic blocks • 3.3V In-System Reprogrammable™ ISR™ — tco = 6.5 ns — JTAG-compliant on-board programming — Design changes don’t cause pinout changes |
OCR Scan |
Ultra37128V 128-Macrocell IEEE1149 | |
CY37032V
Abstract: CY37032
|
Original |
CY37032V 32-Macrocell CY37032V CY37032 |