CY7C1424JV18 Search Results
CY7C1424JV18 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: CY7C1422JV18, CY7C1429JV18 CY7C1423JV18, CY7C1424JV18 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture Features Functional Description • 36 Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency |
Original |
CY7C1422JV18, CY7C1429JV18 CY7C1423JV18, CY7C1424JV18 36-Mbit CY7C1429JV18, CY7C1424JV18 | |
z0 150 79Contextual Info: THIS SPEC IS OBSOLETE Spec No: 001-44699 Spec Title: CY7C1422JV18/CY7C1429JV18/CY7C1423JV18/ CY7C1424JV18, 36-MBIT DDR-II SIO SRAM 2-WORD BURST ARCHITECTURE Sunset Owner: Jayasree Nayar NJY Replaced by: None CY7C1422JV18, CY7C1429JV18 CY7C1423JV18, CY7C1424JV18 |
Original |
CY7C1422JV18/CY7C1429JV18/CY7C1423JV18/ CY7C1424JV18, 36-MBIT CY7C1422JV18, CY7C1429JV18 CY7C1423JV18, CY7C1424JV18 CY7C1429JV18, z0 150 79 | |
tms 980Contextual Info: CY7C1422JV18, CY7C1429JV18 CY7C1423JV18, CY7C1424JV18 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture Features Functional Description • 36 Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency |
Original |
CY7C1422JV18, CY7C1429JV18 CY7C1423JV18, CY7C1424JV18 36-Mbit tms 980 | |
EchoContextual Info: CY7C1422JV18, CY7C1429JV18 CY7C1423JV18, CY7C1424JV18 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture Features Functional Description • 36 Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency |
Original |
CY7C1422JV18, CY7C1429JV18 CY7C1423JV18, CY7C1424JV18 36-Mbit Echo |