PSD413F Search Results
PSD413F Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
WSI PSD813F
Abstract: PSD413A1 PSD413A2 PSD813F PSD813F1
|
Original |
WSI-1018 PSD413F PSD413 PSD813F PSD413A1FH PSD413A1FN PSD413A2FH PSD413A2FN PSD413A1 PSD413A2 WSI PSD813F PSD413A2 PSD813F1 | |
683XX
Abstract: 68HC11 68HC16 A15F PSD411A1 PSD411A2 psd4xx flip flop T
|
Original |
PSD413F PSD413 PSD411A1 PSD411A2 683XX 68HC11 68HC16 A15F psd4xx flip flop T | |
Avance Logic
Abstract: Z80 CPU APD Arrays Avance Logic A15F PIN DIAGRAM OF 80186 683XX 68HC11 68HC16 PSD411A1 PSD411A2
|
Original |
PSD413F PSD413 PSD411A1 PSD411A2 Avance Logic Z80 CPU APD Arrays Avance Logic A15F PIN DIAGRAM OF 80186 683XX 68HC11 68HC16 | |
psd4xx
Abstract: psd3xx psd5xx
|
Original |
PSD413F psd4xx psd3xx psd5xx | |
A15F
Abstract: PSDsoft object file to hex file conversion Magic*PRO III psd4xx 80C31 PSD413A2 wsi Required Programming Algorithm Change
|
Original |
PSD413F PSD413F 0000-1FFF h0000, h9000, hD555, A15F PSDsoft object file to hex file conversion Magic*PRO III psd4xx 80C31 PSD413A2 wsi Required Programming Algorithm Change | |
Contextual Info: PSD413F Family PSD413F Pin Assignments Pin Ho. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 68-Pin PLDCC Package GND ADIO_7 ADIO_6 ADIO_5 ADIO_4 ADIO_3 ADIO_2 ADIO_1 ADIO_0 PC7 PC6 PC5 PC4 PC3 PC2 PC1 PCO v cc |
OCR Scan |
PSD413F 68-Pin ADICL15 ADICL12 | |
Contextual Info: PSD413F Family General Description The PSD4XX series of Field Programmable Microcontroller Peripherals represent a major advance in the evolution of Programmable Peripherals. They combine an innovative architecture with state of the art technology to provide user PROGRAMMABILITY |
OCR Scan |
PSD413F PSD413A2F. PSD413F | |
Contextual Info: PSD413F Family System Configuration The CSIOP signal, which is generated by the DPLD, selects the internal I/O devices or registers. The CSIOP signal takes up 256 bytes of address space and is defined by the user in the PSDSoft Software. The following is an address offset map for the various |
OCR Scan |
PSD413F | |
D413aContextual Info: PSB413F Family Table 2. PSD413F Pin Descriptions The following table describes the pin names and pin functions of the PSD413F. Pins that have multiple names and/or functions are defined by user configuration. Pin Name ADIOO - ADI015 Pin Function Address/data bus |
OCR Scan |
PSB413F PSD413F PSD413F. ADI015 D413a | |
d413aContextual Info: PSD413F Family I/O Ports There are 5 program m able 8-bit I/O ports: Port A, Port B, Port C, Port D and Port E. These ports all have m ultiple operating m odes, depending on th e configuration. Som e of the basic functions are providing input/output fo r the ZPLD, or can be used for standard I/O. Each |
OCR Scan |
PSD413F d413a | |
Contextual Info: PSD413F Family Figure 33. Read Timing tAVLX _ tLXAX \ / - ALE/AS tLVLX A/D MULTIPLEXED BUS ADDRESS VALID DATA VALID tAVQV ADDRESS NON-MULTIPLEXED BUS \ r yz ADDRESS VALID DATA NON-MULTIPLEXED BUS & DATA VALID tSLQV tRLQV IRHQX «RLRH _RD PSEN, DS |
OCR Scan |
PSD413F Topical12 | |
T flip flop pin configurationContextual Info: PSD413F Family The PSD413A2F ZPLD Block Key Features □ 2 Embedded ZPLD devices □ 24 macrocells □ Combinatorial/registered outputs □ Maximum 126 product terms □ Programmable output polarity □ User configured register clear/preset □ User configured register clock input |
OCR Scan |
PSD413F PSD413A2F T flip flop pin configuration | |
Contextual Info: PSD413F Family Figure 2. PSDsoft Development Tools PSD413F Family Table 1. PSD413F Product Matrix There are 4 unique devices in the PSD413F family. The part classifications are based on ZPLD size and bus mode. The features of each part are listed in Table 1. |
OCR Scan |
PSD413F PSD413A1FH PSD413A1FN PSD413A2FH PSD413A2FN | |
Contextual Info: PSD413F Family AC/DC The following tables describe the AD/DC parameters of the PSD413F family: PSIiMNitBfS □ DC Electrical Specification □ AC Timing Specification • ZPLD Timing - Combinatorial Delays - Synchronous Clock Mode - Asynchronous Clock Mode |
OCR Scan |
PSD413F PSB413F | |
|
|||
Contextual Info: PSD413F Family Figure 44. Drawing J5 68-Pin Plastic Leaded Chip Carrier PLDCC (Package TypeJ) o 1- M n « 2 2 2 2 2 2 2 2 û 2 2 2 2 2 2 2 2 S O< Q< <Û <O <Q <p <a ZC Û< O< Q< O< D O G O < < < < Figure 45. Drawing J5 68-Pin Plastic Leaded Chip Carrier |
OCR Scan |
PSD413F 68-Pin | |
80196 MEMORY INTERFACE
Abstract: 80196 programs 80196 internal architecture diagram
|
OCR Scan |
PSD413F PSD413 PSD411A1 PSD411A2 80196 MEMORY INTERFACE 80196 programs 80196 internal architecture diagram | |
Contextual Info: PSD413F Family The PSD413F Architecture The PSD413F consists of five major functional blocks: □ zpld Block □ Bus Interface □ I/O Ports □ Memory Block □ Power Management Unit The functions of each block are described in the following sections. Many of the blocks |
OCR Scan |
PSD413F PSD413A1F PSD413A2F PS0413A1F PSB413A1F | |
Contextual Info: PSD413F Family Memory Block The PSD413F is a multi-chip module that includes a PSD4XX die and a 1 megabit Flash memory die. The PSD4XX includes 8 Kbytes of O T P Boot EPROM; the Flash die provides 128 Kbytes of Flash memory. The O T P Boot E P R O M is used for system boot up and for |
OCR Scan |
PSD413F | |
wsi Required Programming Algorithm ChangeContextual Info: Appendix A The Operation and Programming Algorithm Used In the PSD413F Flash Memory Abstract This Appendix describes the operation and programming algorithm used in the Flash memory inside the PSD413F. Portions of this document are copyrighted by AMD. General |
OCR Scan |
PSD413F PSD413F. wsi Required Programming Algorithm Change | |
Contextual Info: PSD413F Family Page Register The Page Register is 4 bits wide and consists of four D flip flops.The outputs of the Register PGRO - PGR3 are connected to the input bus of the ZPLD. By including the four outputs as inputs to the DPLD, the addressing capability of the microcontroller is increased by a |
OCR Scan |
PSD413F | |
PAC1000
Abstract: SAM448 DALLAS 2501 PSD100 WS27c010 Waferscale Integration pac1000 IR 9515 datasheet 9435, ic BA 9706 K Microcontroller AT89C51 plcc 44 pin details
|
Original |
8/10/99mc PAC1000 SAM448 DALLAS 2501 PSD100 WS27c010 Waferscale Integration pac1000 IR 9515 datasheet 9435, ic BA 9706 K Microcontroller AT89C51 plcc 44 pin details | |
MICROCONTROLLER 8031Contextual Info: PSB413F Family Bus Interface The Bus Interface is very flexible and can be configured to interface to most microcontrollers with no glue logic. Table 7 lists some of the bus types to which the Bus Interface is able to interface. Table 7. Typical Microcontroller Bus types |
OCR Scan |
PSB413F 68HC11 PSD413FH PSD413F 68HC11 AD10/A10 AD11/A11 AD12/A12 AD13/A13 AD14/A14 MICROCONTROLLER 8031 | |
SAM448
Abstract: pac1000 PSD100 PAC1000A BA 9515 ba 4913 WS*57c257 ws57c257 ws57c43 psi c 275 9 121
|
Original |
WS59032 2-201-1A 91-1624-AC CA112 101-Pin 92-201-1B SAM448 pac1000 PSD100 PAC1000A BA 9515 ba 4913 WS*57c257 ws57c257 ws57c43 psi c 275 9 121 |