SN74AVC00 Search Results
SN74AVC00 Price and Stock
Texas Instruments SN74AVC00PWRPeripheral ICs |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74AVC00PWR | 1,610 |
|
Get Quote | |||||||
Texas Instruments SN74AVC00DRPeripheral ICs |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74AVC00DR | 1,245 |
|
Get Quote | |||||||
Texas Instruments SN74AVC00PWPeripheral ICs |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74AVC00PW | 1,098 |
|
Get Quote | |||||||
Texas Instruments SN74AVC00DGVRPeripheral ICs |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74AVC00DGVR | 1,008 |
|
Get Quote | |||||||
Texas Instruments SN74AVC00DPeripheral ICs |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74AVC00D | 843 |
|
Get Quote |
SN74AVC00 Datasheets (5)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | |
---|---|---|---|---|---|---|
SN74AVC00 |
![]() |
QUADRUPLE 2-INPUT POSITIVE-NAND GATE | Original | |||
SN74AVC00D |
![]() |
QUADRUPLE 2-INPUT POSITIVE-NAND GATE | Scan | |||
SN74AVC00DGV |
![]() |
QUADRUPLE 2-INPUT POSITIVE-NAND GATE | Original | |||
SN74AVC00DGV |
![]() |
QUADRUPLE 2-INPUT POSITIVE-NAND GATE | Scan | |||
SN74AVC00PW |
![]() |
QUADRUPLE 2-INPUT POSITIVE-NAND GATE | Scan |
SN74AVC00 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: SN74AVC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATE S C E S 14 6 -D E C E M B E R 1998 EPIC Enhanced-Performance Implanted CMOS Submicron Process Over-Voltage-Tolerant Inputs/Outputs Allow Mixed-Voltage-Mode Data Communications DOC™ (Dynamic Output Control) Circuit |
OCR Scan |
SN74AVC00 | |
SN74AVC00Contextual Info: SN74AVC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATE SCES146D – DECEMBER 1998 – REVISED DECEMBER 1999 D D D EPIC Enhanced-Performance Implanted CMOS Submicron Process DOC (Dynamic Output Control) Circuit Dynamically Changes Output Impedance, Resulting in Noise Reduction Without |
Original |
SN74AVC00 SCES146D SN74AVC00 | |
SN74AVC00Contextual Info: SN74AVC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATE SCES1 46 - D ECE M B ER 1998 • EPIC Enhanced-Performance Implanted CMOS Submicron Process • Over-Voltage-Tolerant Inputs/Outputs Allow Mixed-Voltage-Mode Data Communications • DOC™ (Dynamic Output Control) Circuit |
OCR Scan |
SN74AVC00 SN74AVC00 | |
SN74AVC00Contextual Info: SN74AVC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATE SCES146E – DECEMBER 1998 – REVISED FEBRUARY 2000 D D D D EPIC Enhanced-Performance Implanted CMOS Submicron Process DOC (Dynamic Output Control) Circuit Dynamically Changes Output Impedance, Resulting in Noise Reduction Without |
Original |
SN74AVC00 SCES146E SN74AVC00 | |
Contextual Info: Contents Gates 2–2 SN74AVC00 Page Quadruple 2-Input Positive-NAND Gate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2–3 SN74AVC02 Quadruple 2-Input Positive-NOR Gate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2–13 |
Original |
SN74AVC00 SN74AVC02 SN74AVC04 SN74AVC08 SN74AVC10 SN74AVC32 SN74AVC74 SN74AVC86 SN74AVC125 SN74AVC157 | |
Contextual Info: SN74AVC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATE SCES146C – DECEMBER 1998 – REVISED AUGUST 1999 D D D EPIC Enhanced-Performance Implanted CMOS Submicron Process DOC (Dynamic Output Control) Circuit Dynamically Changes Output Impedance, Resulting in Noise Reduction Without |
Original |
SN74AVC00 SCES146C | |
Contextual Info: SN74AVC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATE S C E S 1 4 6 A - D E C EM BER 1 9 9 8 - R EVISED MARCH 1999 EPIC Enhanced-Performance Implanted CMOS Submicron Process Overvoltage-Tolerant Inputs/Outputs Allow Mixed-Voltage-Mode Data Communications DOC™ (Dynamic Output Control) Circuit |
OCR Scan |
SN74AVC00 | |
Contextual Info: SN74AVC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATE SCES146E – DECEMBER 1998 – REVISED FEBRUARY 2000 D EPIC Enhanced-Performance Implanted D D D Overvoltage-Tolerant Inputs/Outputs Allow CMOS Submicron Process DOC (Dynamic Output Control) Circuit Dynamically Changes Output Impedance, |
Original |
SN74AVC00 SCES146E | |
FT 4013 d dual flip flop
Abstract: FT 4013 D flip flop 74HC octal bidirectional latch 74HCT 4013 DATASHEET 4511 pin configuration SN7432 fairchild CMOS TTL Logic Family Specifications 7805 acv Datasheet of decade counter CD 4017 sn74154
|
Original |
||
T flip flop IC
Abstract: pin designation for CD40110B IC 74LS series logic gates 3 input or gate FT 4013 d dual flip flop ic cmos 4011 CD4001* using NAND gates IC CD 4033 pin configuration Quad 2 input nand gate cd 4093 FT 4013 D flip flop 74HCT 4013 DATASHEET
|
Original |
||
Difference between LS, HC, HCT devices
Abstract: CD4000 SERIES BOOK 74HCT 4013 DATASHEET SCBD002C Quad 2 input nand gate cd 4093 SCHS176 sn 16861 ng CD4029B CD74ACT153 4017 decade counter circuit diagram
|
Original |