Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    COMPLEX MATRIX VHDL CODE Search Results

    COMPLEX MATRIX VHDL CODE Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    TC4511BP
    Toshiba Electronic Devices & Storage Corporation CMOS Logic IC, BCD-to-7-Segment Decoder, DIP16 Datasheet
    EMB1428QSQX/NOPB
    Texas Instruments Switch Matrix Gate Driver for Active Cell Balancing 48-WQFN Visit Texas Instruments Buy
    TPS92663QPWPRQ1
    Texas Instruments High-Brightness LED Matrix Manager for Automotive Headlight Systems 24-HTSSOP -40 to 125 Visit Texas Instruments Buy
    TPS92663QPWPTQ1
    Texas Instruments High-Brightness LED Matrix Manager for Automotive Headlight Systems 24-HTSSOP -40 to 125 Visit Texas Instruments
    EMB1428QSQE/NOPB
    Texas Instruments Switch Matrix Gate Driver for Active Cell Balancing 48-WQFN -40 to 125 Visit Texas Instruments Buy

    COMPLEX MATRIX VHDL CODE Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    ieee floating point multiplier vhdl

    Abstract: ieee floating point vhdl verilog code for floating point adder vhdl code for matrix multiplication vhdl code for inverse matrix vhdl 3*3 matrix vhdl code for N fraction Divider vhdl code of 32bit floating point adder vhdl code for floating point subtractor vhdl code for FFT 32 point
    Contextual Info: Floating-Point Megafunctions User Guide UG-01063-3.0 July 2010 This user guide provides information about the Altera floating-point megafunctions, which allow you to perform floating-point arithmetic in FPGAs through parameterizable functions that are optimized for Altera device architectures. You can


    Original
    UG-01063-3 ieee floating point multiplier vhdl ieee floating point vhdl verilog code for floating point adder vhdl code for matrix multiplication vhdl code for inverse matrix vhdl 3*3 matrix vhdl code for N fraction Divider vhdl code of 32bit floating point adder vhdl code for floating point subtractor vhdl code for FFT 32 point PDF

    verilog code for modified booth algorithm

    Abstract: vhdl code for Booth multiplier vhdl code for pipelined matrix multiplication verilog code for matrix multiplication 8 bit booth multiplier vhdl code booth multiplier code in vhdl vhdl code for matrix multiplication vhdl code for 8bit booth multiplier matrix multiplier Vhdl code verilog code pipeline square root
    Contextual Info: Application Note: Spartan-3 R Using Embedded Multipliers in Spartan-3 FPGAs XAPP467 v1.1 May 13, 2003 Summary Dedicated 18x18 multipliers speed up DSP logic in the Spartan -3 family. The multipliers are fast and efficient at implementing signed or unsigned multiplication of up to 18 bits. In addition


    Original
    XAPP467 18x18 XC3S50 verilog code for modified booth algorithm vhdl code for Booth multiplier vhdl code for pipelined matrix multiplication verilog code for matrix multiplication 8 bit booth multiplier vhdl code booth multiplier code in vhdl vhdl code for matrix multiplication vhdl code for 8bit booth multiplier matrix multiplier Vhdl code verilog code pipeline square root PDF

    application of programmable array logic

    Abstract: led matrix vhdl code matrix circuit VHDL code vhdl code CRC vhdl code for accumulator GAL Gate Array Logic format .pof IR TRANSISTOR free circuit eprom programmer Erasable Programmable Logic Device
    Contextual Info: Abbreviations May 1999 The 1999 Data Book uses the following abbreviations and acronyms: ACAP ACCESS AHDL AMPP APEX APD APU AN AS ASCII ASIC ASSP ATM BGA BNF BPR BSC BSDL BST CAE CAM CerDIP CMD CMOS CPLD CPU CQFP CRC DIP DRAM DS DSP DUT EAB EAU EDA EDF


    Original
    PDF

    MG1000E

    Abstract: MG1004E MG1009E MG1014E MG1020E MG1033E MG1042E M1553
    Contextual Info: MG1RT Radiation Tolerant 0.6 Micron Sea of Gates Description The MG1RT series is a 0.6 micron 3 metal layers, array based, CMOS product family offering a new frontier in integration and speed. Several arrays up to 500k cells cover all system integration needs. The MG1RT is


    Original
    PDF

    Xtal Oscillators using 7400

    Abstract: MG1RT 7400 datasheet 2-input nand gate atmel 846 M6207 TTL 7400 propagation delay MG1000E MG1004E MG1009E MG1014E
    Contextual Info: MG1RT Radiation Tolerant 0.6 Micron Sea of Gates Description The MG1RT series is a 0.6 micron 3 metal layers, array based, CMOS product family offering a new frontier in integration and speed. Several arrays up to 500k cells cover all system integration needs. The MG1RT is


    Original
    PDF

    automatic water level controller 7400 circuit

    Abstract: 7400 ecl inverter MATRA MHS MG1000E MG1004E MG1009E MG1014E MG1020E MG1033E MG1042E
    Contextual Info: MG1RT MG1RT Sea of Gates Series 0.6 Micron CMOS Description The MG1RT series is a 0.6 micron 3 metal layers, array based, CMOS product family offering a new frontier in integration and speed. Several arrays up to 500k cells cover all system integration needs. The MG1RT is


    Original
    PDF

    application of programmable array logic

    Abstract: GAL Gate Array Logic LSI LOGIC TRANSISTOR-TRANSISTOR VHDL MAC CHIP CODE altera TTL library
    Contextual Info: Abbreviations May 1999 The 1999 D ata B o o k uses the following abbreviations and acronyms: ACAP ACCESS AHDL AMPP APEX APD APU AN AS ASCII ASIC ASSP ATM BGA BNF BPR BSC BSDL BST CAE CAM CerDIP CMD CMOS CPLD CPU CQFP CRC DIP DRAM DS DSP DUT EAB EAU EDA EDF


    OCR Scan
    PDF

    vhdl code for multiplexer 16 to 1 using 4 to 1

    Abstract: vhdl code for D Flipflop processor control unit vhdl code download PLE3-12 vhdl code for 8 bit common bus pci master verilog code fifo vhdl system design using pll vhdl code usb interface 1996 BGA and QFP Package
    Contextual Info: Glossary May 1999 A Altera Consultants Alliance Program ACAP An alliance created to provide expert design assistance to users of Altera® programmable logic devices (PLDs). ACAPSM consultants provide their expertise and services to designers. Altera Hardware Description Language (AHDL)


    Original
    PDF

    84 LCC

    Abstract: g1140 IC TTL 7400 input leakage current
    Contextual Info: Tem ic MG1RT Semiconductors MG1RT Sea of Gates Series 0.6 Micron CMOS Description The MG1RT series is a 0.6 micron 3 metal layers, array based, CMOS product family offering a new frontier in integration and speed. Several arrays up to 500k cells cover all system integration needs. The MG1RT is


    OCR Scan
    PDF

    verilog code for DFT

    Abstract: OFDMA Matlab code 8 point fft code in vhdl verilog code for FFT vhdl cyclic prefix code fft dft MATLAB vhdl code for FFT 512-point vhdl code for lte turbo MIMO Matlab code vhdl for 8 point fft
    Contextual Info: Channel card series — 3GPP Long-Term Evolution Altera wireless solutions Simplify your 3GPP LTE channel card design cycle Design for volume, design with agility Altera’s 3GPP Long-Term Evolution LTE portfolio of wireless solutions enables you to design your


    Original
    specifying1332 SS-01036-1 verilog code for DFT OFDMA Matlab code 8 point fft code in vhdl verilog code for FFT vhdl cyclic prefix code fft dft MATLAB vhdl code for FFT 512-point vhdl code for lte turbo MIMO Matlab code vhdl for 8 point fft PDF

    vhdl code for crossbar switch

    Abstract: 5 to 32 decoder using 3 to 8 decoder vhdl code Crossbar Switches 64 to 4 Mux Crossbar matrix circuit VHDL code vhdl code for multiplexer 32 IN4006 CLC018 DO16-DO31
    Contextual Info: A 32 x 32 Crossbar Switch Implementation Using the Lattice ispLSI 5384V Device Figure 1. 8-Port Unidirectional Switch Introduction Connection Crossbar switches are widely used today in a variety of applications including network switching, parallel computing and various telecommunications applications.


    Original
    64-Input 68/GLB) 160/GLB) vhdl code for crossbar switch 5 to 32 decoder using 3 to 8 decoder vhdl code Crossbar Switches 64 to 4 Mux Crossbar matrix circuit VHDL code vhdl code for multiplexer 32 IN4006 CLC018 DO16-DO31 PDF

    vhdl code for crossbar switch

    Abstract: 64 to 4 Mux 5 to 32 decoder using 3 to 8 decoder vhdl code CLC018 X3232
    Contextual Info: A 32 x 32 Crossbar Switch Implementation Using the Lattice ispLSI 5384V Device Figure 1. 8-Port Unidirectional Switch Introduction Connection Crossbar switches are widely used today in a variety of applications including network switching, parallel computing and various telecommunications applications.


    Original
    64-Input 68/GLB) 160/GLB) vhdl code for crossbar switch 64 to 4 Mux 5 to 32 decoder using 3 to 8 decoder vhdl code CLC018 X3232 PDF

    MIMO OFDM Matlab code

    Abstract: matlab code for mimo ofdm vhdl code for cordic qr decomposition vhdl code for digital to analog converter papr in ofdm using matlab OFDM Matlab code MATLAB code for decimation filter VHDL for decimation filter serial analog to digital converter vhdl code vhdl code for serial analog to digital converter
    Contextual Info: Digital radio series Altera wireless solutions Simplify your RF card design cycle By integrating Altera programmable logic devices PLDs into the core of your radio frequency (RF) cards, you gain flexibility and high performance, plus a risk-free migration path to low-cost structured


    Original
    R251332 SS-01004-2 MIMO OFDM Matlab code matlab code for mimo ofdm vhdl code for cordic qr decomposition vhdl code for digital to analog converter papr in ofdm using matlab OFDM Matlab code MATLAB code for decimation filter VHDL for decimation filter serial analog to digital converter vhdl code vhdl code for serial analog to digital converter PDF

    vantis jtag schematic

    Abstract: ispGDS cable Envy 24 Vantis ISP cable 2032VE code for pci express.vhdl vantis PAL 22V10 MACH4 cpld amd
    Contextual Info: Lattice Semiconductor Corporation • Fall 1999 • Volume 6, Number 2 In This Issue SuperFAST 3.3V ispLSI 2000VE Family Complete! New Phone Numbers 3.3V ispGDXV™: The Next Generation Speedy ispLSI 2064E Rounds Out ispLSI 2000E Family Reference Design Program


    Original
    2000VE 2064E 2000E I0100 vantis jtag schematic ispGDS cable Envy 24 Vantis ISP cable 2032VE code for pci express.vhdl vantis PAL 22V10 MACH4 cpld amd PDF

    turbo codes matlab simulation program

    Abstract: umts turbo encoder vhdl code for turbo vhdl coding for error correction and detection algorithms vogt k1 turbo codes matlab code umts turbo encoder circuit vhdl coding for error correction and detection matlab code for turbo product code 3GPP turbo decoder log-map
    Contextual Info: AN 526: 3GPP UMTS Turbo Reference Design AN-526-2.0 January 2010 The Altera 3GPP UMTS Turbo Reference Design demonstrates using Turbo codes for encoding with trellis termination support, and forward error correction FEC in a 3GPP universal mobile telecommunications system (UMTS) design suitable for


    Original
    AN-526-2 turbo codes matlab simulation program umts turbo encoder vhdl code for turbo vhdl coding for error correction and detection algorithms vogt k1 turbo codes matlab code umts turbo encoder circuit vhdl coding for error correction and detection matlab code for turbo product code 3GPP turbo decoder log-map PDF

    MACH3 cpld from AMD

    Abstract: MACH3 cpld mach schematic B0337 matrix circuit VHDL code mach3 AMD A-18 MACH4 cpld amd ABEL-HDL Design Manual mach211sp
    Contextual Info: MACH Device Kit User Manual 096-0197 June 1996 096-0197-001 Synario Design Automation, a division of Data I/O, has made every attempt to ensure that the information in this document is accurate and complete. Data I/O assumes no liability for errors, or for any incidental, consequential, indirect or special damages, including, without limitation,


    Original
    PDF

    Peripheral interface 8255

    Abstract: 8251 uart vhdl design of dma controller using vhdl UART using VHDL PLMJ7000-44 interrupt controller vhdl code download 8251 programming application PLMJ7000 8255 program peripheral interface EPF20K400
    Contextual Info: ¨ Development Tools Selector Guide June 1999 I Introducing Altera Programmable Logic Development Tools Altera offers the fastest, most powerful, and most flexible programmable logic development software and programming hardware in the industry. The Altera Quartus and


    Original
    M-SG-TOOLS-14 Peripheral interface 8255 8251 uart vhdl design of dma controller using vhdl UART using VHDL PLMJ7000-44 interrupt controller vhdl code download 8251 programming application PLMJ7000 8255 program peripheral interface EPF20K400 PDF

    sfp design virtex-5

    Abstract: vhdl code for mac interface ETHERNET-MAC vhdl code for phy interface verilog code for ethernet FPGA Virtex 6 Ethernet-MAC using vhdl fpga rgmii sgmii sfp virtex 1000BASE-X gmii sfp
    Contextual Info: Virtex-5 Embedded Tri-Mode Ethernet MAC Wrapper v1.3 DS550 August 8, 2007 Product Specification Introduction LogiCORE Facts The Virtex -5 Embedded Tri-Mode Ethernet MAC Wrapper automates the generation of HDL wrapper files for the Embedded Tri-Mode Ethernet MAC Ethernet MAC in


    Original
    DS550 Virtex-51 sfp design virtex-5 vhdl code for mac interface ETHERNET-MAC vhdl code for phy interface verilog code for ethernet FPGA Virtex 6 Ethernet-MAC using vhdl fpga rgmii sgmii sfp virtex 1000BASE-X gmii sfp PDF

    verilog code for distributed arithmetic

    Abstract: verilog code for fir filter using DA vhdl code for FFT based on distributed arithmetic 8 bit Array multiplier code in VERILOG verilog code for fir filter using MAC digital FIR Filter verilog code vhdl code for dFT 32 point vhdl code for FFT 32 point CORDIC system generator xilinx verilog code for correlator
    Contextual Info: Xilinx DSP High Performance Signal Processing January 1998 New High Performance DSP Alternative New advantages in FPGA technology and tools: Xilinx DSP offers a new alternative to ASICs, fixed function DSP devices, and DSP processors. This DSP solution is achieved through the introduction


    Original
    PDF

    verilog code for 64BIT ALU implementation

    Abstract: 8 BIT ALU design with vhdl code ADSP-TS201S ADSP-TS203S verilog code for 32 BIT ALU implementation vhdl code for radix 2-2 parallel FFT 16 point vhdl code for simple radix-2 vhdl code for 16 point radix 2 FFT ADDS-TS201S-EZLITE ADSP-TS202S
    Contextual Info: 600 MHz TigerSHARC Processor: The Performance Density Leader Key Features Static Superscalar Architecture Optimized for High Throughput, FixedPoint, and Floating-Point Applications  • Eight 16-bit MACs/cycle with 40-bit accumulation • Two 32-bit MACs/cycle with 80-bit


    Original
    16-bit 40-bit 32-bit 80-bit 24-Mb, 64-bit PH04338-1 verilog code for 64BIT ALU implementation 8 BIT ALU design with vhdl code ADSP-TS201S ADSP-TS203S verilog code for 32 BIT ALU implementation vhdl code for radix 2-2 parallel FFT 16 point vhdl code for simple radix-2 vhdl code for 16 point radix 2 FFT ADDS-TS201S-EZLITE ADSP-TS202S PDF

    LIN VHDL source code

    Abstract: leon3 AC97 SD-Card holders leon3 processor vhdl vhdl code 7 segment display fpga
    Contextual Info: White Paper SEmulation: Turbocharging the FPGA Development Process Introduction With the SEmulator , Gleichmann Electronics Research introduces a new method of FPGA/ASIC design, which promise shorter development times and higher design security at a lower cost. With complex processor systems,


    Original
    PDF

    application of programmable array logic

    Abstract: verilog code for implementation of eeprom altera application note
    Contextual Info: January 1996, ver. 1 Introduction Application Note 51 Gate arrays have historically been used for high-volume designs. However, Altera’s programmable logic devices PLDs are an ideal alternative for prototyping gate array designs and for high-volume


    Original
    -AN-051-01 application of programmable array logic verilog code for implementation of eeprom altera application note PDF

    20X4 LCD

    Abstract: vhdl code for memory controller for mic blcd P3100S tms 3631 an Si3021-KS 20X4 LCD display Datasheet 5009 chipset SH11 pcb 56F826
    Contextual Info: Telecommunications Daughter Card #1 User Manual 56F800 16-bit Digital Signal Controllers TDC1UM Rev. 2 08/2005 freescale.com TABLE OF CONTENTS Preface Chapter 1 Introduction 1.1 1.2 1.3 TDC1 Architecture . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-1


    Original
    56F800 16-bit 20X4 LCD vhdl code for memory controller for mic blcd P3100S tms 3631 an Si3021-KS 20X4 LCD display Datasheet 5009 chipset SH11 pcb 56F826 PDF

    VOGT K3

    Abstract: vogt k4
    Contextual Info: 3GPP LTE Turbo Reference Design 3GPP LTE Turbo Reference Design AN-505-2.1 Application Note The Altera 3GPP LTE Turbo Reference Design demonstrates using Turbo codes for encoding with trellis termination support, and forward error correction FEC decoding with early termination support. The reference design is suitable for 3GPP


    Original
    AN-505-2 VOGT K3 vogt k4 PDF