DPA LABS Search Results
DPA LABS Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
EP3C10
Abstract: EP3SE50 EP4SGX360 EP4SGX70 EPM240Z LVDS receiver 315MHZ DPA Labs
|
Original |
RN-01042-1 EP3C10 EP3SE50 EP4SGX360 EP4SGX70 EPM240Z LVDS receiver 315MHZ DPA Labs | |
EP3SE50F780
Abstract: EP3C10M164 EP3C40Q240 EP3SL110F1152 ep3se110f1152 EP3SL70F780 HC210 36x36-bit EP3SL150ES ep3se80f780
|
Original |
RN-01038-1 EP3SE50F780 EP3C10M164 EP3C40Q240 EP3SL110F1152 ep3se110f1152 EP3SL70F780 HC210 36x36-bit EP3SL150ES ep3se80f780 | |
verilog code for max1619Contextual Info: Section I. Stratix II GX Device Data Sheet This section provides designers with the data sheet specifications for Stratix II GX devices. They contain feature definitions of the transceivers, internal architecture, configuration and JTAG boundaryscan testing information, DC operating conditions, AC timing |
Original |
||
CORE i3 ARCHITECTURE
Abstract: vhdl code CRC for lte higig specification vhdl code for lvds driver 16 bit Array multiplier code in VERILOG EP2AGX190 xaui xgmii ip core altera CPRI CDR mini-lvds spec LVDS ip
|
Original |
AIIGX51001-4 40-nm CORE i3 ARCHITECTURE vhdl code CRC for lte higig specification vhdl code for lvds driver 16 bit Array multiplier code in VERILOG EP2AGX190 xaui xgmii ip core altera CPRI CDR mini-lvds spec LVDS ip | |
linear application handbook national semiconductor
Abstract: texas instruments the voltage regulator handbook interlaken network processor EP3SE110F
|
Original |
||
F1152
Abstract: DDR3 jedec pcie Gen2 payload pcie X8 HIV51001-2 HIV51002-1 HIV51003-1 HIV51004-2 HIV51005-2 HIV51006-2
|
Original |
||
verilog code for 4 bit ripple COUNTER
Abstract: Quartus II Handbook version 9.1 image processing
|
Original |
||
a 1757 transistor
Abstract: Cyclone II FPGA vhdl code for asynchronous fifo TH 2028 3414 TRANSISTOR
|
Original |
||
EP3SE50
Abstract: Altera source-synchronous wireless encrypt AES DSP
|
Original |
65-nm EP3SE50 Altera source-synchronous wireless encrypt AES DSP | |
transistor gx 734
Abstract: HD-SDI serializer 16 bit parallel GX 6107
|
Original |
EP2SGX130 EP2SGX90 1152-pin 1508-pin transistor gx 734 HD-SDI serializer 16 bit parallel GX 6107 | |
CORE i3 ARCHITECTURE
Abstract: verilog code for aes encryption higig specification dual lvds vhdl pin configuration of i3 processor vhdl code for ddr3 EP2AGX260 JESD204 Altera Arria V FPGA EP2AGX190
|
Original |
AIIGX51001-4 40-nm CORE i3 ARCHITECTURE verilog code for aes encryption higig specification dual lvds vhdl pin configuration of i3 processor vhdl code for ddr3 EP2AGX260 JESD204 Altera Arria V FPGA EP2AGX190 | |
gx 6101 d
Abstract: DATAC 629
|
Original |
||
Contextual Info: Section I. Stratix II GX Device Data Sheet This section provides designers with the data sheet specifications for Stratix II GX devices. They contain feature definitions of the transceivers, internal architecture, configuration and JTAG boundaryscan testing information, DC operating conditions, AC timing |
Original |
||
Arria II GX FPGA Development Board
Abstract: EP2AGX190 handbook texas instruments matlab code for wimax transceiver sata to usb cable diagram collector slipper SATA Port Multiplier Electronic Circuit Diagram pin assignment lvds DDR3 DIMM 240 clock layout
|
Original |
||
|
|||
VHDLContextual Info: Arria II GX Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com AIIGX5V1-1.1 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other |
Original |
||
digital video enhancer
Abstract: Ycp-101 YCP101 FRE201 90 watt power supply circuit diagram HEADER7
|
Original |
||
American Technical Ceramics. cdr
Abstract: MIL-PRF-123
|
Original |
||
Contextual Info: Arria II GX Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com AIIGX5V1-2.0 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other |
Original |
||
SV51011-1Contextual Info: Stratix V Device Handbook Volume 2: Device Interfaces and Integration 101 Innovation Drive San Jose, CA 95134 www.altera.com SV5V1-1.4 11.1 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos |
Original |
||
vhdl code for ddr3
Abstract: TSMC 0.18 um CMOS DDR SDRAM HY 7411 pin configuration pin configuration 1K variable resistor repeater 10g passive SAS controller chip sata to usb cable diagram usb to sata cable schematic vhdl code SECDED
|
Original |
||
lpddr2
Abstract: lpddr2 datasheet lpddr2 phy lpddr2 DQ calibration Datasheet LPDDR2 SDRAM DDR3L "Stratix IV" Package layout footprint HSUL-12 lpddr2 tutorial Verilog code of 1-bit full subtractor
|
Original |
2010Altera lpddr2 lpddr2 datasheet lpddr2 phy lpddr2 DQ calibration Datasheet LPDDR2 SDRAM DDR3L "Stratix IV" Package layout footprint HSUL-12 lpddr2 tutorial Verilog code of 1-bit full subtractor | |
TIMER FINDER TYPE 85.32
Abstract: tsmc design rule 40-nm FINDER TYPE 85.32 Texas Instruments Stratix IV EP4S series Power Ref Design 8 tap fir filter verilog FBP BGA
|
Original |
||
Contextual Info: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.6 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as |
Original |
||
Contextual Info: Arria II Device Handbook Volume 1: Device Interfaces and Integration Arria II Device Handbook Volume 1: Device Interfaces and Integration 101 Innovation Drive San Jose, CA 95134 www.altera.com AIIGX5V1-4.3 Document last updated for Altera Complete Design Suite version: |
Original |