JESD87 Search Results
JESD87 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
74AVCH1T45Contextual Info: 74AVCH1T45 Dual-supply voltage level translator/transceiver; 3-state Rev. 4 — 3 August 2012 Product data sheet 1. General description The 74AVCH1T45 is a single bit, dual supply transceiver that enables bidirectional level translation. It features two 1-bit input-output ports A and B , a direction control input (DIR) |
Original |
74AVCH1T45 74AVCH1T45 | |
Contextual Info: 74LVC1G14 Single Schmitt-trigger inverter Rev. 12 — 6 August 2012 Product data sheet 1. General description The 74LVC1G14 provides the inverting buffer function with Schmitt-trigger input. It is capable of transforming slowly changing input signals into sharply defined, jitter-free |
Original |
74LVC1G14 74LVC1G14 | |
application note tssop5 nxpContextual Info: 74LVC1G06 Inverter with open-drain output Rev. 10 — 29 June 2012 Product data sheet 1. General description The 74LVC1G06 provides the inverting buffer. Input can be driven from either 3.3 V or 5 V devices. These features allow the use of these devices in a mixed 3.3 V and 5 V environment. |
Original |
74LVC1G06 74LVC1G06 application note tssop5 nxp | |
Contextual Info: 74LVC1G08 Single 2-input AND gate Rev. 9 — 9 December 2011 Product Specification 1. General description The 74LVC1G08 provides one 2-input AND function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V applications. |
Original |
74LVC1G08 74LVC1G08 771-LVC1G08GWDG125 74LVC1G08GW/DG | |
marking VU SOT363Contextual Info: 74LVC1G11 Single 3-input AND gate Rev. 7 — 4 July 2012 Product data sheet 1. General description The 74LVC1G11 provides a single 3-input AND gate. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment. |
Original |
74LVC1G11 74LVC1G11 marking VU SOT363 | |
Marking code V7Contextual Info: 74LVC2G00 Dual 2-input NAND gate Rev. 11 — 22 June 2012 Product data sheet 1. General description The 74LVC2G00 provides a 2-input NAND gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment. |
Original |
74LVC2G00 74LVC2G00 Marking code V7 | |
ep4cgx30f484
Abstract: EP4CE115 CYIV-5V1-1 EP4CGX EP4CE55 EP4CE15 sigma delta lcd screen lvds 40 pin diagram ep4ce22 ep4ce40
|
Original |
||
74AUP1G80
Abstract: 74AUP1G80GF 74AUP1G80GM 74AUP1G80GW MO-203
|
Original |
74AUP1G80 74AUP1G80 74AUP1G80GF 74AUP1G80GM 74AUP1G80GW MO-203 | |
74AUP1G19GM
Abstract: 74AUP1G19GW JESD22-A114E
|
Original |
74AUP1G19 74AUP1G19 74AUP1G19GM 74AUP1G19GW JESD22-A114E | |
74AUP2G125
Abstract: 74AUP2G125DC 74AUP2G125GT JESD22-A114E JESD78
|
Original |
74AUP2G125 74AUP2G125 74AUP2G125DC 74AUP2G125GT JESD22-A114E JESD78 | |
74AUP1G126
Abstract: 74AUP1G32 JESD22-A114E 74AUP1T1326
|
Original |
74AUP1T1326 74AUP1T1326 74AUP1G32 74AUP1G126. 74AUP1G126 JESD22-A114E | |
74LVC1G04
Abstract: 74LVC1G04GF 74LVC1G04GM 74LVC1G04GV 74LVC1G04GW JESD22-A114E MO-203
|
Original |
74LVC1G04 74LVC1G04 74LVC1G04GF 74LVC1G04GM 74LVC1G04GV 74LVC1G04GW JESD22-A114E MO-203 | |
74LVC1G06
Abstract: 74LVC1G06GF 74LVC1G06GM 74LVC1G06GV 74LVC1G06GW JESD22-A114E
|
Original |
74LVC1G06 74LVC1G06 74LVC1G06GF 74LVC1G06GM 74LVC1G06GV 74LVC1G06GW JESD22-A114E | |
74AVCH2T45
Abstract: 74AVCH2T45DC 74AVCH2T45GT JESD22-A114E
|
Original |
74AVCH2T45 74AVCH2T45 74AVCH2T45DC 74AVCH2T45GT JESD22-A114E | |
|
|||
74LVC2G126
Abstract: 74LVC2G126DC 74LVC2G126DP 74LVC2G126GD 74LVC2G126GM 74LVC2G126GT JESD22-A114E MO-187
|
Original |
74LVC2G126 74LVC2G126 74LVC2G126DC 74LVC2G126DP 74LVC2G126GD 74LVC2G126GM 74LVC2G126GT JESD22-A114E MO-187 | |
74AUP2G240
Abstract: 74AUP2G240DC 74AUP2G240GT JESD22-A114E JESD78
|
Original |
74AUP2G240 74AUP2G240 74AUP2G240DC 74AUP2G240GT JESD22-A114E JESD78 | |
74LVC2G241
Abstract: 74LVC2G241DC 74LVC2G241DP 74LVC2G241GD 74LVC2G241GM 74LVC2G241GT JESD22-A114E
|
Original |
74LVC2G241 74LVC2G241 74LVC2G241DC 74LVC2G241DP 74LVC2G241GD 74LVC2G241GM 74LVC2G241GT JESD22-A114E | |
74LVC1G58
Abstract: 74LVC1G58GF 74LVC1G58GM 74LVC1G58GV 74LVC1G58GW JESD22-A114E marking code 5
|
Original |
74LVC1G58 74LVC1G58 74LVC1G58GF 74LVC1G58GM 74LVC1G58GV 74LVC1G58GW JESD22-A114E marking code 5 | |
EP20K100E
Abstract: EP20K600E
|
Original |
7000B EP20K100E EP20K600E | |
74LVC2G125
Abstract: 74LVC2G125DP V125
|
Original |
74LVC2G125 74LVC2G125 SCA75 613508/01/pp16 74LVC2G125DP V125 | |
dhvqfn14 footprint
Abstract: 74ALVC00 74ALVC00BQ 74ALVC00D 74ALVC00PW DHVQFN14 TSSOP14 sot762 footprint SOT762-1 AN01026
|
Original |
74ALVC00 74ALVC00 SCA75 613508/02/pp16 dhvqfn14 footprint 74ALVC00BQ 74ALVC00D 74ALVC00PW DHVQFN14 TSSOP14 sot762 footprint SOT762-1 AN01026 | |
MDB105
Abstract: sot762 footprint MNA423 74ALVC74 74ALVC74BQ 74ALVC74D 74ALVC74PW DHVQFN14 TSSOP14 2SD92
|
Original |
74ALVC74 74ALVC74 JESD8B/JESD36 SCA75 613508/03/pp20 MDB105 sot762 footprint MNA423 74ALVC74BQ 74ALVC74D 74ALVC74PW DHVQFN14 TSSOP14 2SD92 | |
74AUP1G00GW
Abstract: 74AUP1G00 74AUP1G00GF 74AUP1G00GM
|
Original |
74AUP1G00 74AUP1G00 74AUP1G00GW 74AUP1G00GF 74AUP1G00GM | |
74LVC2G86
Abstract: 74LVC2G86DC 74LVC2G86DP 74LVC2G86GM 74LVC2G86GT
|
Original |
74LVC2G86 74LVC2G86 74LVC2G86DC 74LVC2G86DP 74LVC2G86GM 74LVC2G86GT |