Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    LVDS PIN Search Results

    LVDS PIN Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    MG80C196KB
    Rochester Electronics LLC 80C196KB - Microcontroller, 16-bit, MCS-96, 68-pin Pin Grid Array (PGA) Visit Rochester Electronics LLC Buy
    PAL16L8B-4MJ/BV
    Rochester Electronics LLC PAL16L8B - 20 Pin TTL Programmable Array Logic Visit Rochester Electronics LLC Buy
    PAL16L8-7PCS
    Rochester Electronics LLC PAL16L8 - 20-Pin TTL Programmable Array Logic Visit Rochester Electronics LLC Buy
    54F191/Q2A
    Rochester Electronics LLC 54F191 - Up/Down Binary Counter with Preset and Ripple Clock. Dual marked as DLA PIN 5962-90582012A. Visit Rochester Electronics LLC
    LMK1D1208PRHAT
    Texas Instruments 8-channel output 1.8-V, 2.5-V, and 3.3-V LVDS buffer with pin control 40-VQFN -40 to 105 Visit Texas Instruments

    LVDS PIN Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    Contextual Info: DS90LV001 DS90LV001 800 Mbps LVDS Buffer Literature Number: SNLS067D DS90LV001 800 Mbps LVDS Buffer General Description The DS90LV001 LVDS-LVDS Buffer takes an LVDS input signal and provides an LVDS output signal. In many large systems, signals are distributed across backplanes, and one


    Original
    DS90LV001 DS90LV001 SNLS067D DS90/clocks PDF

    Contextual Info: 19-2757; Rev 0; 1/03 670MHz LVDS-to-LVDS and Anything-to-LVDS 2:1 Multiplexers Features ♦ 1.0ps RMS Jitter (max) at 670MHz The MAX9176 has fail-safe LVDS inputs and an LVDS output. The MAX9177 has “anything” differential inputs (CML/LVDS/LVPECL) and an LVDS output. The output


    Original
    670MHz 670MHz MAX9176 MAX9177 MAX9177 MAX9177) MO229 T1033-1 PDF

    86112A

    Abstract: DS90LV001 hp 8133A CB22 DS90LV047A LVDS001EVK SD-22 AN-905 stripline pcb FR4 microstrip stub
    Contextual Info: LVDS – LVDS Buffer Evaluation Board LVDS001EVK Revision 1.0 April 2001 LVDS001EVK.DOC The LVDS – LVDS Buffer Evaluation Board The LVDS – LVDS Buffer Evaluation Board is used to demonstrate the use and performance of the DS90LV001 device. Input LVDS or LVPECL signals or complementary signals from a signal generator can be probed


    Original
    LVDS001EVK DS90LV001 DS90LV001 RC0805 CC0805 86112A hp 8133A CB22 DS90LV047A SD-22 AN-905 stripline pcb FR4 microstrip stub PDF

    Contextual Info: LVDS – LVDS Buffer Evaluation Board LVDS001EVK Revision 1.0 April 2001 LVDS001EVK.DOC The LVDS – LVDS Buffer Evaluation Board The LVDS – LVDS Buffer Evaluation Board is used to demonstrate the use and performance of the DS90LV001 device. Input LVDS or LVPECL signals or complementary signals from a signal generator can be probed


    Original
    LVDS001EVK DS90LV001 DS90LV001 PDF

    MAX9176

    Contextual Info: 19-2757; Rev 0; 1/03 670MHz LVDS-to-LVDS and Anything-to-LVDS 2:1 Multiplexers Features ♦ 1.0ps RMS Jitter (max) at 670MHz The MAX9176 has fail-safe LVDS inputs and an LVDS output. The MAX9177 has “anything” differential inputs (CML/LVDS/LVPECL) and an LVDS output. The output


    Original
    670MHz 670MHz MAX9176 MAX9177 MAX9177 MAX9177) MO229 T1033-1 PDF

    2500TM

    Abstract: signal path designer
    Contextual Info: DS90LV001 3.3V LVDS-LVDS Buffer General Description The DS90LV001 LVDS-LVDS Buffer takes an LVDS input signal and provides an LVDS output signal. In many large systems, signals are distributed across backplanes, and one of the limiting factors for system speed is the ’stub length’ or


    Original
    DS90LV001 DS90LV001, ANSI/TIA/EIA-644-A 5-Aug-2002] 2500TM signal path designer PDF

    DS90LV001

    Abstract: DS90LV001TLD DS90LV001TM M08A
    Contextual Info: DS90LV001 3.3V LVDS-LVDS Buffer General Description The DS90LV001 LVDS-LVDS Buffer takes an LVDS input signal and provides an LVDS output signal. In many large systems, signals are distributed across backplanes, and one of the limiting factors for system speed is the ’stub length’ or


    Original
    DS90LV001 DS90LV001 DS90LV001, DS90LV001TLD DS90LV001TM M08A PDF

    2500TM

    Abstract: signal path designer
    Contextual Info: DS90LV001 3.3V LVDS-LVDS Buffer General Description The DS90LV001 LVDS-LVDS Buffer takes an LVDS input signal and provides an LVDS output signal. In many large systems, signals are distributed across backplanes, and one of the limiting factors for system speed is the ’stub length’ or


    Original
    DS90LV001 DS90LV001, rec00 DS90LV001TM lv001tm LV001 DS90LV001TMX 2500TM signal path designer PDF

    DS91C176

    Abstract: DS91C176TMA DS91D176 DS91D176TMA M08A 1200V
    Contextual Info: DS91D176/DS91C176 Multipoint-LVDS M-LVDS Transceivers General Description The DS91C176 and DS91D176 are high-speed M-LVDS differential transceivers designed for multipoint applications with multiple drivers or receivers. Multipoint LVDS (M-LVDS) is a new bus interface standard (TIA/EIA-899) based on LVDS but


    Original
    DS91D176/DS91C176 DS91C176 DS91D176 TIA/EIA-899) DS91C176TMA DS91D176TMA M08A 1200V PDF

    DS90LV001

    Abstract: DS90LV001TLD DS90LV001TM M08A
    Contextual Info: DS90LV001 3.3V LVDS-LVDS Buffer General Description The DS90LV001 LVDS-LVDS Buffer takes an LVDS input signal and provides an LVDS output signal. In many large systems, signals are distributed across backplanes, and one of the limiting factors for system speed is the "stub length" or


    Original
    DS90LV001 DS90LV001 DS90LV001, CSP-9-111S2) CSP-9-111S2. DS90LV001TLD DS90LV001TM M08A PDF

    HP70004A

    Abstract: Signal Path designer HP708
    Contextual Info: January 2001 DS90LV001 3.3V LVDS-LVDS Buffer General Description The DS90LV001 LVDS-LVDS Buffer takes an LVDS input signal and provides an LVDS output signal. In many large systems, signals are distributed across backplanes, and one of the limiting factors for system speed is the ’stub length’ or


    Original
    DS90LV001 DS90LV001, wil49 HP70004A Signal Path designer HP708 PDF

    Contextual Info: Freescale Semiconductor, Inc. Order number: MC100ES7011H Rev 0, 05/2004 TECHNICAL DATA Product Preview MC100ES7011H Low Voltage 1:2 Differential HSTL/LVDS-to-LVDS Clock Fanout Buffer 1:2 DIFFERENTIAL HSTL/LVDS TO LVDS CLOCK FANOUT DRIVER The MC100ES7011H is a low voltage 1:2 Differential HSTL/LVDS to LVDS


    Original
    MC100ES7011H MC100ES7011H PDF

    INTRINSIC SAFE CIRCUIT

    Abstract: multidrop AN4007 MAX9169 MAX9218 MAX9242 MAX9244 MAX9246 MAX9248 386KB
    Contextual Info: Maxim > App Notes > HIGH-SPEED INTERCONNECT Keywords: LVDS, LVDS multiple-drop bus, LVDS Mux, Fail-safe, Common Mode biasing, resistor tolerance, LVDS receiver biasing Feb 23, 2007 APPLICATION NOTE 4007 Robust, Fail-Safe Biasing Circuit for AC-Coupled Multidrop LVDS Bus


    Original
    MAX9169: MAX9218: MAX9242: MAX9244: MAX9246: MAX9248: MAX9254: AN4007, APP4007, Appnote4007, INTRINSIC SAFE CIRCUIT multidrop AN4007 MAX9169 MAX9218 MAX9242 MAX9244 MAX9246 MAX9248 386KB PDF

    Cat3 Cable 40 pair

    Abstract: LVDS connector 26 pins LVDS connector 40 pins 10ELT20 74LVT125
    Contextual Info: LVDS Advantages Chapter 2 2.0.0 LVDS ADVANTAGES 2.1.0 LVDS ELECTRICAL CHARACTERISTICS LVDS current-mode, low-swing outputs mean that LVDS can drive at high speeds up to several hundred Mbps over short distances . If high speed differential design techniques are used, signal noise and electromagnetic interference (EMI) can also be reduced with LVDS because of:


    Original
    350mV) 50V/0 Cat3 Cable 40 pair LVDS connector 26 pins LVDS connector 40 pins 10ELT20 74LVT125 PDF

    Contextual Info: MAX9376 LVDS/Anything-to-LVPECL/LVDS Dual Translator General Description The MAX9376 is a fully differential, high-speed, LVDS/ anything-to-LVPECL/LVDS dual translator designed for signal rates up to 2GHz. One channel is LVDS/ anything-to-LVPECL translator and the other channel


    Original
    MAX9376 MAX9376 MAX9376â 100mV. PDF

    DS91C176

    Abstract: DS91C176TMA DS91D176 DS91D176TMA M08A
    Contextual Info: DS91D176/DS91C176 Multipoint-LVDS M-LVDS Transceivers General Description The DS91C176 and DS91D176 are high-speed M-LVDS differential transceivers designed for multipoint applications with multiple drivers or receivers. Multipoint LVDS (M-LVDS) is a new bus interface standard (TIA/EIA-899) based on


    Original
    DS91D176/DS91C176 DS91C176 DS91D176 TIA/EIA-899) CSP-9-111S2) DS91C176TMA DS91D176TMA M08A PDF

    LVDS connector 40 pins

    Abstract: ttl 7484 40574 LVDS connector 26 pins 74LVT125 DS90LV017A 10ELT20 speed manage transmitter receiver
    Contextual Info: LVDS Advantages Chapter 2 2.0.0 LVDS ADVANTAGES 2.1.0 LVDS ELECTRICAL CHARACTERISTICS LVDS current-mode, low-swing outputs mean that LVDS can drive at high-speeds up to several hundred or even thousands of Mbps over short distances . If high-speed differential design techniques are used,


    Original
    350mV) 00V/0 22Total Cost510 LVDS connector 40 pins ttl 7484 40574 LVDS connector 26 pins 74LVT125 DS90LV017A 10ELT20 speed manage transmitter receiver PDF

    LV001

    Contextual Info: DS90LV001 www.ti.com SNLS067E – JANUARY 2001 – REVISED APRIL 2013 DS90LV001 800 Mbps LVDS Buffer Check for Samples: DS90LV001 FEATURES DESCRIPTION • • • • • • The DS90LV001 LVDS-LVDS Buffer takes an LVDS input signal and provides an LVDS output signal. In


    Original
    DS90LV001 SNLS067E DS90LV001 ANSI/TIA/EIA-644-A LV001 PDF

    Contextual Info: DS90LV001 www.ti.com SNLS067E – JANUARY 2001 – REVISED APRIL 2013 DS90LV001 800 Mbps LVDS Buffer Check for Samples: DS90LV001 FEATURES DESCRIPTION • • • • • • The DS90LV001 LVDS-LVDS Buffer takes an LVDS input signal and provides an LVDS output signal. In


    Original
    DS90LV001 SNLS067E DS90LV001 PDF

    Contextual Info: DS91D176/DS91C176 Multipoint-LVDS M-LVDS Transceivers General Description The DS91C176 and DS91D176 are high-speed M-LVDS differential transceivers designed for multipoint applications with multiple drivers or receivers. Multipoint LVDS (M-LVDS) is a new bus interface standard (TIA/EIA-899) based on


    Original
    DS91D176/DS91C176 DS91C176 DS91D176 TIA/EIA-899) PDF

    Contextual Info: 19-2809; Rev 1; 10/09 LVDS/Anything-to-LVPECL/LVDS Dual Translator The MAX9376 is a fully differential, high-speed, LVDS/anything-to-LVPECL/LVDS dual translator designed for signal rates up to 2GHz. One channel is LVDS/anything-to-LVPECL translator and the other


    Original
    MAX9376 MAX9376â 100mV. MAX9376 PDF

    JESD51-7

    Abstract: MAX9376 MAX9376EUB 630ps
    Contextual Info: 19-2809; Rev 1; 10/09 LVDS/Anything-to-LVPECL/LVDS Dual Translator The MAX9376 is a fully differential, high-speed, LVDS/anything-to-LVPECL/LVDS dual translator designed for signal rates up to 2GHz. One channel is LVDS/anything-to-LVPECL translator and the other


    Original
    MAX9376 100mV. MAX9376 JESD51-7 MAX9376EUB 630ps PDF

    Contextual Info: NB3L14S 2.5 V 1:4 LVDS Fanout Buffer The NB3L14S is a differential 1:4 LVDS Clock fanout buffer. The differential inputs incorporate internal 50 W termination resistors that are accessed through the VT pin. The NB3L14S LVDS signals will be buffered and replicated to identical LVDS copies of the Input


    Original
    NB3L14S NB3L14S NB3L14S/D PDF

    hp laptop display LVDS connector pins

    Abstract: LVDS-008 hp laptop display LVDS connector pins datasheet milford lcd displaylink HP 30 pin lcd flex cable pinout laptop display LVDS connector pins laptop display LVDS connector pins datasheet 10G BERT GETEK FR4
    Contextual Info: Table of contents Chapter 1 - Introduction to LVDS 1.1 The trend to LVDS 1-1 1.2 Getting speed with low noise and low power 1-1 1.3 LVDS ICs 1-4 1.4 Bus LVDS 1-4 1.5 LVDS applications 1-5 Chapter 2 - Using LVDS 2.1 Why low swing differential? 2-1 2.2 An economical interface – save money, too


    Original
    PDF