M54HC112 Search Results
M54HC112 Datasheets (7)
Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|
M54HC112 |
![]() |
RAD-HARD DUAL J-K FLIP FLOP WITH PRESET AND CLEAR | Original | 255.01KB | 11 | ||
M54HC112 |
![]() |
DUAL J-K FLIP FLOP WITH PRESET AND CLEAR | Original | 255.3KB | 11 | ||
M54HC112D |
![]() |
RAD-HARD DUAL J-K FLIP FLOP WITH PRESET AND CLEAR | Original | 258.98KB | 11 | ||
M54HC112F1 | SGS-Thomson | DUAL J-K FLIP FLOP WITH PRESET AND CLEAR | Scan | 188.22KB | 4 | ||
M54HC112F1 |
![]() |
DUAL J-K FLIP FLOP WITH PRESET AND CLEAR | Scan | 157.17KB | 5 | ||
M54HC112F1R |
![]() |
DUAL J-K FLIP FLOP WITH PRESET AND CLEAR | Original | 255.29KB | 11 | ||
M54HC112K |
![]() |
RAD-HARD DUAL J-K FLIP FLOP WITH PRESET AND CLEAR | Original | 255.01KB | 11 |
M54HC112 Price and Stock
Texas Instruments MM54HC112J/883CPeripheral ICs |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
MM54HC112J/883C | 134 |
|
Get Quote |
M54HC112 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
74hc112Contextual Info: M54HC112 M74HC112 SCSTHOMSON m DUAL J-K FLIP FLOP WITH PRESET AND CLEAR a HIGH SPEED fMAX = 59 MHz Typ. at VCC= 5V LOW POWER DISSIPATION lCC = 2 (iA at Ta = 25°C • HIGH NOISE IMMUNITY VNIH = VNIL= 28% Vcc (MIN.) ■ OUTPUT DRIVE CAPABILITY 10 LSTTL LOADS |
OCR Scan |
M54HC112 M74HC112 54/74LS112 M54/74HC112 M54HC112/M74HCis M54/74HC112 74hc112 | |
IC 74HC112
Abstract: H74HC112 74LS112 J-K flip flop clock inputs 54HC 74HC M54HC112 M74HC112 H11L 74ls112 pin diagram
|
OCR Scan |
M54HC112 H74HC112 M54/74HC112 M54HC112/M74HC112 IC 74HC112 H74HC112 74LS112 J-K flip flop clock inputs 54HC 74HC M54HC112 M74HC112 H11L 74ls112 pin diagram | |
TF311
Abstract: JK flip flop IC JK flip flop IC diagram M54HC112 M54HC112D M54HC112K
|
Original |
M54HC112 79MHz SCC-9203-051 FPC-16 M54HC112D M54HC112K M54HC112D1 TF311 JK flip flop IC JK flip flop IC diagram M54HC112 M54HC112D M54HC112K | |
74HC112 pin diagram
Abstract: 74ls112 function table 74HC112
|
OCR Scan |
M54HC112 M74HC112 M74HC112 54/74LS112 M54/74HC112 M54/74HC112 74HC112 pin diagram 74ls112 function table 74HC112 | |
M54HC112
Abstract: M54HC112D M54HC112K
|
Original |
M54HC112 79MHz SCC-9203-051 M54HC112 M54HC112D M54HC112K | |
74HC112
Abstract: 74LS112 JK EDGE TRIGGERED FLIP FLOP
|
OCR Scan |
M54HC112 M74HC112 54/74LS112 M54/74HC112 74HC112 74LS112 JK EDGE TRIGGERED FLIP FLOP | |
IC 74HC112
Abstract: JK flip flop IC diagram 74LS112 JK EDGE TRIGGERED FLIP FLOP 74ls112 pin diagram 74ls112 function table 74HC112 Toggle flip flop IC M54HC112 M54HC112F1R M74HC112
|
Original |
M54HC112 M74HC112 54/74LS112 M54HC112F1R M74HC112M1R M74HC112B1R M74HC112C1R M54/74HC112 IC 74HC112 JK flip flop IC diagram 74LS112 JK EDGE TRIGGERED FLIP FLOP 74ls112 pin diagram 74ls112 function table 74HC112 Toggle flip flop IC M54HC112 M54HC112F1R M74HC112 | |
74HC112 pin diagram
Abstract: 74hc112 IC 74HC112 74ls112 waveform 74HC74 54HC 74HC M54HC112 M54HC112F1 M74HC112
|
OCR Scan |
M54HC112 M74HC112 54/74LS112 M54/74HC112 M54HC112/M74HC112 M54/74HC112 K50V- 74HC112 pin diagram 74hc112 IC 74HC112 74ls112 waveform 74HC74 54HC 74HC M54HC112F1 M74HC112 | |
Contextual Info: SbE D • 7 * ^ 2 3 7 OGB'îflm 2S7 ■ S G T H S G S -T H O M S O N M 5 4 H C Ï 12 LiOT KDD i M 7 4 H C 1 12 6 S-THOMSON ’T-HÙ-ÔT-OT DUAL J-K FLIP FLOP WITH PRESET AND CLEAR ■ HIGH SPEED fMAX = 59 MHz (Typ. at VCC= 5V LOW POWER DISSIPATION Ice = 2 jiA at TA = 25°C |
OCR Scan |
280/o 54/74LS112 74HC112 S-10216 | |
Contextual Info: / = T ^ 7# M 5 4 H C 1 12 M 7 4 H C 1 12 S G S -T H O M S O N ü M tM U liO T O K S DUAL J-K FLIP FLOP WITH PRESET AND CLEAR • HIGH SPEED fMAX = 67 MHz TYP. AT Vcc = 5 V ■ LOW POWER DISSIPATION Ice = 2 |aA AT T a = 25 "C ■ HIGH NOISE IMMUNITY Vnih = Vnil = 28 % Vcc (MIN.) |
OCR Scan |
54/74LS112 M54HC112F1R M74HC112B1R M54/74H M54/M74HC112 |