PB76A Search Results
PB76A Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Lattice Semiconductor Package Diagrams 256-Ball fpBGA
Abstract: 16-bit adder
|
Original |
DS1007 DS1007 200MHz) ECP2-12. Lattice Semiconductor Package Diagrams 256-Ball fpBGA 16-bit adder | |
prbs pattern generator using vhdl
Abstract: BUT16
|
Original |
HB1003 TN1113 TN1149 TN1102 TN1103 TN1105 TN1107 TN1108 TN1109 TN1124 prbs pattern generator using vhdl BUT16 | |
lfe2
Abstract: PL25B
|
Original |
DS1006 DS1006 200MHz) 266MHz) 256fpBGA 484-fpBGA ECP2M35E. 266MHz. 1152-fpBGA ECP2M70 lfe2 PL25B | |
Contextual Info: LatticeECP2/M Family Handbook HB1003 Version 02.2, February 2007 LatticeECP2/M Family Handbook Table of Contents February 2007 Section I. LatticeECP2/M Family Data Sheet Introduction Features . 1-1 |
Original |
HB1003 TN1106 TN1103 TN1149. | |
lfe2m35e7fn484cContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 02.7, July 2007 LatticeECP2/M Family Data Sheet Introduction July 2007 Advance Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) 1152-fpBGA ECP2M70 ECP2M100. LatticeECP2M20 lfe2m35e7fn484c | |
TBA 931Contextual Info: LatticeECP2 Family Data Sheet DS1006 Version 01.1, August 2006 LatticeECP2 Family Data Sheet Introduction August 2006 Advance Data Sheet DS1006 Features • Dedicated gearing logic • Source synchronous standards support – SPI4.2, SFI4, XGMII – High Speed ADC/DAC devices |
Original |
DS1006 DS1006 18x18 36x36 200MHz) 33/25/1attice ECP2-12. TBA 931 | |
QD004
Abstract: BUT16
|
Original |
HB1003 TN1124 TN1108 TN1113 TN1105 TN1104 QD004 BUT16 | |
sgmii switchContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 03.5, November 2009 LatticeECP2/M Family Data Sheet Introduction June 2008 Data Sheet DS1006 Features Pre-Engineered Source Synchronous I/O • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) LFE2M50, LFE2M70 LFE2M100 LFE2M20E/SE LFE2M35E/SE sgmii switch | |
Contextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 03.0, February 2008 LatticeECP2/M Family Data Sheet Introduction August 2007 Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) LVCMOS33D 1152-fpBGA ECP2M70 ECP2M100. | |
IDT DATECODE MARKINGS
Abstract: 12/24 v dc-dc driver schematic F28-F29 CHN L30 pr77a LFE2M20E-5FN484C CHN 816 BUT16 diode din 4147 DIODE sm dda st r12 KS 21604 L21
|
Original |
HB1003 TN1104 TN1108 TN1124 TN1162, TN1102 TN1107 TN1113 IDT DATECODE MARKINGS 12/24 v dc-dc driver schematic F28-F29 CHN L30 pr77a LFE2M20E-5FN484C CHN 816 BUT16 diode din 4147 DIODE sm dda st r12 KS 21604 L21 | |
16X4
Abstract: PR72A
|
Original |
200MHz) 18x18 36x36 55Kbits 1032Kbi4) TN1105) TN1106) TN1107) 16X4 PR72A | |
K6R4016V1D-UI10
Abstract: LD0506 BLM21PG331SN1D TP0950 R1004 lm4480 transistor c1026 K6R4016V1D 7-segment LED display 1 to 99 vhdl FB0701
|
Original |
LatticeMico32/DSP LatticeMico32TM/DSP LatticeMico32 100mm, 150mm, 120mm, K6R4016V1D-UI10 LD0506 BLM21PG331SN1D TP0950 R1004 lm4480 transistor c1026 K6R4016V1D 7-segment LED display 1 to 99 vhdl FB0701 | |
kingston ddr2 memory schematic
Abstract: MDLS-20265 LCM-S01602 lcm-s02402 KVR667D2S5 crucial 512mb sodimm Vishay SOT23 MARKING G7 MDLS-20189 OPTREX C-51505 MDLS-24265
|
Original |
LatticeECP2-50 672-ball 64-bit kingston ddr2 memory schematic MDLS-20265 LCM-S01602 lcm-s02402 KVR667D2S5 crucial 512mb sodimm Vishay SOT23 MARKING G7 MDLS-20189 OPTREX C-51505 MDLS-24265 | |
convolution Filter verilog HDL codeContextual Info: LatticeECP2 Family Handbook Version 01.0, February 2006 LatticeECP2 Family Handbook Table of Contents February 2006 Section I. LatticeECP2 Family Data Sheet Introduction Features . 1-1 |
Original |
1-800-LATTICE convolution Filter verilog HDL code | |
|
|||
PR88AContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 02.5, March 2007 LatticeECP2/M Family Data Sheet Introduction March 2007 Advance Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic |
Original |
DS1006 DS1006 200MHz) 266MHz) Rapid007 256fpBGA 484-fpBGA ECP2M35E. 266MHz. PR88A | |
sgmii switch
Abstract: Pr83a
|
Original |
DS1006 DS1006 200MHz) 266MHz) 1152-fpBGA ECP2M70 ECP2M100. LFE2M35 484/672fpBGA) sgmii switch Pr83a | |
equivalent bc 517
Abstract: c 4237 BUT16
|
Original |
HB1003 TN1113 TN1124 TN1103 TN1104 TN1108 TN1162, equivalent bc 517 c 4237 BUT16 | |
sgmii specification ieeeContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 03.8, April 2011 LatticeECP2/M Family Data Sheet Introduction July 2010 Data Sheet DS1006 Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) LFE2-12E/SE LFE-20/SE sgmii specification ieee | |
Contextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 02.4, March 2007 LatticeECP2/M Family Data Sheet Introduction March 2007 Advance Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic |
Original |
DS1006 DS1006 200MHz) 266MHz) LFE2-12E 256fpBGA 484-fpBGA ECP2M35E. 266MHz. | |
PL62AContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 04.1, September 2013 LatticeECP2/M Family Data Sheet Introduction July 2012 Data Sheet DS1006 Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) PL62A | |
sgmii switch
Abstract: pb95b LFE2M35se 16x4 sram LFE2-50E-6FN484I LFE2M50e pr82a LFE2M50 pin out PR42
|
Original |
DS1006 DS1006 200MHz) 266MHz) 42wherever LFE2-12E/SE LFE-20/SE sgmii switch pb95b LFE2M35se 16x4 sram LFE2-50E-6FN484I LFE2M50e pr82a LFE2M50 pin out PR42 | |
c 4161
Abstract: LFE2M100E TQFP-208 0245 LFE2-12E-5TN144C PB50B TN144 PL90 LFE2-20E-6F484C PR66A LFE2M35E-7FN484C
|
Original |
DS1006 DS1006 200MHz) 266MHz) LFE2M20E/SE LFE2M35E/SE LFE2M50E/SE LFE2M70E/SE LFE2M100E/SE LFE2-12E/SE c 4161 LFE2M100E TQFP-208 0245 LFE2-12E-5TN144C PB50B TN144 PL90 LFE2-20E-6F484C PR66A LFE2M35E-7FN484C | |
pj 48 diode
Abstract: BUT16 LD48
|
Original |
HB1003 TN1105 TN1107 TN1108 TN1109 TN1124 TN1102 TN1104 pj 48 diode BUT16 LD48 | |
Contextual Info: LatticeECP2/M Family Handbook HB1003 Version 02.8, April 2007 LatticeECP2/M Family Handbook Table of Contents April 2007 Section I. LatticeECP2/M Family Data Sheet Introduction Features . 1-1 |
Original |
HB1003 TN1113 TN1149 |