RT54SXS Search Results
RT54SXS Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
40B5
Abstract: 42B2 RT54SX-S TQ100
|
Original |
||
Silicon Sculptor II
Abstract: 40B5 42B2 RT54SX-S TQ100 180-pin
|
Original |
||
HiRel a54sx72a unusedContextual Info: Advanced v1.3 RT54SX-S RadTolerant FPGAs for Space Applications Sp e ci a l F ea t ur es f o r Sp a ce • First Actel FPGA Designed Specifically for Space Applications • Up to 2,012 SEU Hardened Flip-Flops Eliminate Software TMR Necessity LET th > 40, GEO SEU Rate < 10–10 |
Original |
RT54SX-S RT54SX-S TM1019 HiRel a54sx72a unused | |
rt54sx32su
Abstract: RTSX72 RTSX32SU RTSX72-S
|
Original |
TM1019 rt54sx32su RTSX72 RTSX32SU RTSX72-S | |
Pin Compatibility Allows Prototyping with Commercial SX-A FPGAs
Abstract: RT54SX72S-CQ256 RTSX32S
|
Original |
RT54SX-S 100krad RT54SX-S Pin Compatibility Allows Prototyping with Commercial SX-A FPGAs RT54SX72S-CQ256 RTSX32S | |
Contextual Info: v2 . 1 RTSX-S RadTolerant FPGAs Designed for Space • • • • • SEU-Hardened Registers Eliminate the Need to Implement Triple-Module Redundancy TMR – Immune to Single-Event Upsets (SEU) to LETth > 40 MeV-cm2/mg, – SEU Rate < 10–10 Upset/Bit-Day in Worst-Case |
Original |
TM1019 | |
sx08aContextual Info: v4.0 SX-A Family FPGAs u e Le a di n g- E d ge P er f o r m a n ce • Configurable I/O Support for 3.3V/5V PCI, 5V TTL, 3.3V LVTTL, 2.5V LVCMOS2 • 2.5V, 3.3V, and 5V Mixed-Voltage Operation with 5V Input Tolerance and 5V Drive Strength • Devices Support Multiple Temperature Grades |
Original |
||
TM101Contextual Info: Advanced v1.2.3 RT54SX-S RadTolerant FPGAs for Space Applications Sp e ci a l F ea t ur es f o r Sp a ce • First Actel FPGA Designed Specifically for Space Applications • Up to 2,012 SEU Hardened Flip-Flops Eliminate Software TMR Necessity LETth > 40, GEO SEU Rate < 10–10 |
Original |
RT54SX-S 100krad RT54SX-S TM1019 TM101 | |
RTSX32su
Abstract: Actel a54sx72a tid Silicon Sculptor II
|
Original |
TM1019 RTSX32su Actel a54sx72a tid Silicon Sculptor II | |
A54SX16AContextual Info: v4.0 SX-A Family FPGAs u e Le a di n g- E d ge P er f o r m a n ce • Configurable I/O Support for 3.3V/5V PCI, 5V TTL, 3.3V LVTTL, 2.5V LVCMOS2 • 2.5V, 3.3V, and 5V Mixed-Voltage Operation with 5V Input Tolerance and 5V Drive Strength • Devices Support Multiple Temperature Grades |
Original |
||
RTSX32su
Abstract: RTSX32SU CQ84 RTSX72SU
|
Original |
TM1019 RTSX32su RTSX32SU CQ84 RTSX72SU | |
types of trees in data structure
Abstract: AC198 A54SXA RT54SX-S timing analysis example Signal Path Designer RTAX-S library
|
Original |
AC198 types of trees in data structure AC198 A54SXA RT54SX-S timing analysis example Signal Path Designer RTAX-S library | |
Contextual Info: Advanced v0.1.1 RT54SX-S RadTolerant FPGAs for Space Applications Sp e ci a l F ea t ur es f o r Sp a ce • First Actel FPGA Designed Specifically for Space Applications • Up to 2,012 Additional SEU Hardened Flip-Flops Eliminate Software TMR Necessity LETth > 40, GEO SEU Rate < |
Original |
RT54SX-S 100krad | |
Contextual Info: v 2 .0 54SX Family FPGAs RadTolerant and HiRel Hig h D ens it y De vi ces Fe a t ur es • 16,000 and 32,000 Available Logic Gates Rad To ler ant 54S X Fam i ly • Tested Total Ionizing Dose TID Survivability Level • Up to 228 User I/Os • Radiation Performance to 100Krads (Si) (ICC Standby |
Original |
100Krads | |
|
|||
A54SX32A
Abstract: A54SX72A PAR64 REQ64 RT54SX-S
|
Original |
||
RT54SX72S
Abstract: A54SX72A RT54SX-S Signal Path Designer
|
Original |
A54SX72A RT54SX72S RT54SX-S Signal Path Designer | |
RTAX1000S-STD
Abstract: fpga 1553B 1553b VHDL RTAX1000S V203M manchester verilog decoder MIL-STD-1553B FPGA vhdl code manchester encoder MIL-HDBK-1553A 553B
|
Original |
MIL-STD-1553B Core1553BBC 1553B MIL-STD-1553B 128kbytes Core1553BRT RTAX1000S-STD fpga 1553B 1553b VHDL RTAX1000S V203M manchester verilog decoder MIL-STD-1553B FPGA vhdl code manchester encoder MIL-HDBK-1553A 553B | |
A54SX72* radiation
Abstract: cg624 A54SX72A actel 1020 datasheet RT54SX72S RT54SX-S TM1019 HiRel a54sx72a unused
|
Original |
RT54SX-S TM1019 A54SX72* radiation cg624 A54SX72A actel 1020 datasheet RT54SX72S RT54SX-S HiRel a54sx72a unused | |
EX256-TQ100Contextual Info: Revision 10 eX Family FPGAs Leading Edge Performance • 240 MHz System Performance • 350 MHz Internal Performance • 3.9 ns Clock-to-Out Pad-to-Pad Specifications • 3,000 to 12,000 Available System Gates • Maximum 512 Flip-Flops (Using CC Macros) |
Original |
||
RT54SX72SCQ208
Abstract: CQ208 AC195 SY-PQ208-2 A54SX72A-PQ208 ACTEL CCGA to FBGA Adapter RT54SX32SCQ208 RT54SX32S-CQ208 FG484 A54SX32APQ
|
Original |
AC195 RT54SX72SCQ208 CQ208 AC195 SY-PQ208-2 A54SX72A-PQ208 ACTEL CCGA to FBGA Adapter RT54SX32SCQ208 RT54SX32S-CQ208 FG484 A54SX32APQ | |
54SX32A
Abstract: 54SX72A ACTEL burn-in RT54SX72SCQ208 54SX32 AX54SX72A 54sx72a burn-in AC172 RT54SX32S-CQ208 A54SX72* radiation
|
Original |
AC172 RT54SX-S 54SX32A 54SX72A ACTEL burn-in RT54SX72SCQ208 54SX32 AX54SX72A 54sx72a burn-in AC172 RT54SX32S-CQ208 A54SX72* radiation | |
ACTEL 1020B
Abstract: 1010B 40MX 42MX A54SX72A AC207 RT54SX72S RH1020 actel 1020 RT54SX-S
|
Original |
AC207 ACTEL 1020B 1010B 40MX 42MX A54SX72A AC207 RT54SX72S RH1020 actel 1020 RT54SX-S | |
22B2 DIODE
Abstract: A54SX08A A54SX16A A54SX32A A54SX72A PQ208 TQ100 TQ144 TQ176
|
Original |
||
Contextual Info: Revision 5 ex Automotive Family FPGAs Specifications • 3,000 to 12,000 Available System Gates • Maximum 512 Flip-Flops Using CC Macros • 0.22 m CMOS Process Technology • Up to 132 User-Programmable I/O Pins Features • Live on Power-Up • No Power-Up/Down Sequence Required for Supply |
Original |