TN1085 Search Results
TN1085 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
h420
Abstract: DS1004 MPC860 0x00034 0X00005
|
Original |
TN1085 0x36085, 0x36085) 0x00010) 0x00012. h420 DS1004 MPC860 0x00034 0X00005 | |
A5S25
Abstract: 0X00003 0X00002 h420 ispLEVER project Navigator 0X00004 DS1004 MPC860 0x0000A TN1080
|
Original |
TN1085 0x36085, 0x36085) 0x00010) 0x00012. A5S25 0X00003 0X00002 h420 ispLEVER project Navigator 0X00004 DS1004 MPC860 0x0000A TN1080 | |
clause 22 phy registers
Abstract: 13007 h3 ali 3602 detail of D 13007 K mca exam date sheet 1000BASE-X DS1005 STS-48
|
Original |
DS1005 clause 22 phy registers 13007 h3 ali 3602 detail of D 13007 K mca exam date sheet 1000BASE-X STS-48 | |
x23 umi
Abstract: x22 umi fpga vhdl code for crc-32 umi x22 H440 CRC32 CRC-32 P802 k4107 0180C2000001
|
Original |
ipug48 x23 umi x22 umi fpga vhdl code for crc-32 umi x22 H440 CRC32 CRC-32 P802 k4107 0180C2000001 | |
pt45Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.2, June 2006 LatticeSC Family Data Sheet Introduction June 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 110mW VCC12. LFSC25 900-Ball pt45 | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 02.1, June 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
Contextual Info: LatticeSC Family Data Sheet Version 01.1, April 2006 LatticeSC Family Data Sheet Introduction April 2006 Preliminary Data Sheet Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
700MHz 622Mbps 125Gbps) 100mW TN1101) | |
Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.4b, February 2007 LatticeSC Family Data Sheet Introduction November 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW SC115 | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 01.6, August 2007 LatticeSC/M Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
2-bit comparator
Abstract: LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138
|
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW 2-bit comparator LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138 | |
Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LFSC25 FF1020 LFSC80 | |
PB68C
Abstract: LFSCM3GA40EP1
|
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LVPECL33 SC115 PB68C LFSCM3GA40EP1 | |
lattice ECP3 Pinouts filesContextual Info: DDR & DDR2 SDRAM Controller IP Cores User’s Guide February 2012 ipug35_05.0 Table of Contents Chapter 1. Introduction . 5 Quick Facts . 5 |
Original |
ipug35 LFSC3GA25E-6F900C lattice ECP3 Pinouts files | |
Contextual Info: PCI Express 2.0 x1, x4 Endpoint IP Core User’s Guide December 2013 IPUG75_02.1 Table of Contents Chapter 1. Introduction . 6 Quick Facts . 7 |
Original |
IPUG75 | |
|
|||
LVCMOS25
Abstract: LVCMOS33 PCI33 VHDL for implementing SDR on FPGA
|
Original |
TN1088 LVPECL33 LVCMOS25 LVCMOS33 PCI33 VHDL for implementing SDR on FPGA | |
256CH
Abstract: GT40 OC192 behavioral model of state machine for 16-byte SRAM
|
Original |
ipug44 256CH GT40 OC192 behavioral model of state machine for 16-byte SRAM | |
modelsim 6.3f
Abstract: LFXP2-5E-5TN144C LFE3-17EA LFE3-17EA6FN484C LFE3-17E-6FN484CES sdram verilog lfxp25e5tn144c lfe3-17ea-6fn484c BT 1490 ddr2 pinouts
|
Original |
ipug35 LFSC3GA25E-6F900C modelsim 6.3f LFXP2-5E-5TN144C LFE3-17EA LFE3-17EA6FN484C LFE3-17E-6FN484CES sdram verilog lfxp25e5tn144c lfe3-17ea-6fn484c BT 1490 ddr2 pinouts | |
vhdl code for phase frequency detector
Abstract: TN1131 VERILOG Digitally Controlled Oscillator
|
Original |
TN1098 LFSC3GA25S vhdl code for phase frequency detector TN1131 VERILOG Digitally Controlled Oscillator | |
Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.3, August 2006 LatticeSC Family Data Sheet Introduction August 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 110mW | |
pb127dContextual Info: LatticeSC/M Family Data Sheet DS1004 Version 02.2, December 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW pb127d | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 01.9, January 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
LFSC25
Abstract: TN1100 slash memory
|
Original |
TN1080 LFSC25 TN1100 slash memory | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 02.0, March 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
PB110C
Abstract: PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c
|
Original |
DS1004 DS1004 500MHz 700MHz 600Mbps 125Gbps) 1A-10 1152-ball 1704-ball PB110C PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c |