TZX 214 TRANSISTOR Search Results
TZX 214 TRANSISTOR Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
2SC6026MFV |
![]() |
NPN Bipolar Transistor / VCEO=50 V / IC=0.15 A / hFE=120~400 / VCE(sat)=0.25 V / SOT-723 |
![]() |
||
TTC5886A |
![]() |
NPN Bipolar Transistor / VCEO=50 V / IC=5 A / hFE=400~1000 / VCE(sat)=0.22 V / tf=120 ns / New PW-Mold |
![]() |
||
TTA2097 |
![]() |
PNP Bipolar Transistor / VCEO=-50 V / IC=-5 A / hFE=200~500 / VCE(sat)=-0.27 V / tf=60 ns / New PW-Mold |
![]() |
||
TPCP8515 |
![]() |
NPN Bipolar Transistor / VCEO=12 V / IC=5 A / hFE=250~500 / VCE(sat)=0.14 V / tf=50 ns / PS-8 |
![]() |
||
TTC021 |
![]() |
NPN Bipolar Transistor / VCEO=120 V / IC=3 A / hFE=120~240 / VCE(sat)=0.15 V / tf=170 ns / PW-Mini |
![]() |
TZX 214 TRANSISTOR Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
components combinational logic circuit
Abstract: EP18M-30C EP1830-25CFN 48-MACROCELL
|
OCR Scan |
EP1830 48-MACROCELL SRES003-D3880. S6S303 components combinational logic circuit EP18M-30C EP1830-25CFN | |
Stratix 8300
Abstract: 484-pin BGA 4008 adders EP1S60
|
Original |
420-MHz Stratix 8300 484-pin BGA 4008 adders EP1S60 | |
EP1S40F780C5
Abstract: EP1S25F780C7 EP1S30F780C7 ep1s20f484c6 EP1S20F484C7
|
Original |
420-MHz EP1S80B956C6 EP1S80B956C7 EP1S80 EP1S80F1020C5 EP1S80F1508C6 EP1S80F1508C7 EP1S80* EP1S40F780C5 EP1S25F780C7 EP1S30F780C7 ep1s20f484c6 EP1S20F484C7 | |
EP1S20F780C6
Abstract: EP1S25F780C7 EP1S30F780C7 EP1S20F484C7 3104 303
|
Original |
EP1S20B672C6 EP1S20 EP1S20B672C7 EP1S20F484C5 EP1S20F484C6 EP1S20F484C7 EP1S20F672C6 EP1S20F672C7 EP1S20F780C6 EP1S25F780C7 EP1S30F780C7 3104 303 | |
Contextual Info: c D -ifn n c c R ic c HIGH-PERFORMANCE 48-MACROCELL ONE-TIME PROGRAMMABLE LOGIC DEVICES S R E S 003-D 3880, NOVEMBER 1991 FN PACKAGE User-Configurable LSI Circuit Capable of Implementing 2100 Equivalent Gates of Conventional and Custom Logic TOP VIEW High-Performance CMOS Process Allows: |
OCR Scan |
48-MACROCELL 003-D SRES003-D3880. | |
EP1S60Contextual Info: Section I. Stratix Device Family Data Sheet This section provides designers with the data sheet specifications for Stratix devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power |
Original |
||
EP1S60
Abstract: IP Megafunctions EP1S20-6
|
Original |
||
TZX 214 transistor
Abstract: EP1S60
|
Original |
||
EP1S25F780C7
Abstract: EP1S30F780C7
|
Original |
EP1S80B956C6 EP1S80B956C7 EP1S80 EP1S80F1020C5 EP1S80F1508C6 EP1S80F1508C7 EP1S80* EP1S25F780C7 EP1S30F780C7 | |
circuit diagram of inverting adder
Abstract: EP1S60 S51005-2 PN 0506
|
Original |
||
Contextual Info: Section I. Stratix Device Family Data Sheet This section provides designers with the data sheet specifications for Stratix devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power |
Original |
||
EP1S60
Abstract: "Single-Port RAM"
|
Original |
S51001-3 420-MHz EP1S60 "Single-Port RAM" | |
C 2958
Abstract: EP1S60 k 2645
|
Original |
||
EP1S60
Abstract: S51005-2 PM 5509
|
Original |
||
|
|||
876 pin bga
Abstract: logic diagram to setup adder and subtractor S51005-2 EP1S60
|
Original |
||
Contextual Info: Stratix GX November 2003, ver. 2.0 Introduction Preliminary Information Features. Altera Corporation DS-STXGX-2.0 FPGA Family Data Sheet The Stratix GX family of devices is Altera's® second FPGA family to combine high-speed serial transceivers with a scalable, high-performance |
Original |
||
circuit diagram of full subtractor circuit
Abstract: "Fast Cycle RAM" Serial RapidIO Infiniband logic diagram to setup adder and subtractor 32 bit carry select adder code HP lvds connector 40 pin to 30 pin to 7 pin infiniband Physical Medium Attachment SSTL-18 transistor on 4436
|
Original |
||
Contextual Info: Stratix GX November 2003, ver. 2.0 Introduction Preliminary Information Features. Altera Corporation DS-STXGX-2.0 L01-09828-00 FPGA Family Data Sheet The Stratix GX family of devices is Altera's® second FPGA family to combine high-speed serial transceivers with a scalable, high-performance |
Original |
L01-09828-00 | |
SSTL-18Contextual Info: Stratix GX November 2002, ver. 1.0 Introduction FPGA Family Data Sheet Preliminary Information The StratixTM GX family of devices is Altera’s second FPGA family to combine high-speed serial transceivers with a scalable, high-performance logic array. Stratix GX devices include 4 to 20 high-speed transceiver |
Original |
||
MAX4967
Abstract: 10-Gigabit EP1SGX25CF672C7
|
Original |
EP1SGX40DF1020C5 EP1SGX40D EP1SGX40DF1020C6 EP1SGX40DF1020C7 EP1SGX40GF1020C5 EP1SGX40G EP1SGX40GF1020C6 EP1SGX40GF1020C7 EP1SGX40* MAX4967 10-Gigabit EP1SGX25CF672C7 | |
EP1SGX25CF672C7Contextual Info: Stratix GX FPGA Family Data Sheet February 2004, ver. 2.1 Introduction The Stratix GX family of devices is Altera's second FPGA family to combine high-speed serial transceivers with a scalable, high-performance logic array. Stratix GX devices include 4 to 20 high-speed transceiver |
Original |
EP1SGX25C 125-Gbps EP1SGX25CF672C5 EP1SGX25CF672C6 EP1SGX25CF672C7 EP1SGX25C EP1SGX25CF672C7 | |
Contextual Info: Stratix GX FPGA Family Data Sheet February 2004, ver. 2.1 Introduction The Stratix GX family of devices is Altera's second FPGA family to combine high-speed serial transceivers with a scalable, high-performance logic array. Stratix GX devices include 4 to 20 high-speed transceiver |
Original |
||
EPM570T144C5
Abstract: EPM240T100C5 EPM570T100C3 EPM240T100 EPM570T100C5
|
Original |
EPM1270F256C3 EPM1270 EPM1270F256C4 EPM1270F256C5 EPM1270T144C3 EPM1270T144C4 EPM1270T144C5 EPM1270* EPM570T144C5 EPM240T100C5 EPM570T100C3 EPM240T100 EPM570T100C5 | |
ALTERA PART MARKING EPM
Abstract: EPM1270 EPM2210 EPM240 EPM240G EPM570
|
Original |
EPM570GT100C4 EPM570GT100I5 ALTERA PART MARKING EPM EPM1270 EPM2210 EPM240 EPM240G EPM570 |