Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    VIRTEX 4Q Search Results

    VIRTEX 4Q Result Highlights (2)

    Part ECAD Model Manufacturer Description Download Buy
    DAC1408D650W1-DB Renesas Electronics Corporation DAC1408D650W1 demo board with Virtex 5 FPGA Visit Renesas Electronics Corporation
    DAC1408D750W1-DB Renesas Electronics Corporation DAC1408D750W1 demo board with Virtex 5 FPGA Visit Renesas Electronics Corporation

    VIRTEX 4Q Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    XQR4VSX55

    Abstract: UG071 UG070 UG072 UG073 Virtex-4QV XQR4V
    Text: Space-Grade Virtex-4QV FPGAs: DC and Switching Characteristics R DS680 v2.0 April 12, 2010 Product Specification Virtex-4QV FPGA Electrical Characteristics Space-grade, radiation-tolerant Virtex -4QV FPGAs are available in the -10 speed grade and qualified for military


    Original
    PDF DS680 XQR4VSX55 UG071 UG070 UG072 UG073 Virtex-4QV XQR4V

    XQ4VSX55

    Abstract: xq4vlx25 XQ4VLX60-10FF668M XQ4VLX40 XQ4VFX60 xq4vlx60 XQ4VFX60-10EF672M XQ4VLX40-10FF668M XQ4VLX100 Virtex 4Q
    Text: Virtex-4Q FPGA Data Sheet: DC and Switching Characteristics R DS595 v1.6 April 27, 2010 Product Specification Virtex-4Q FPGA Electrical Characteristics Defense-grade Virtex -4Q FPGAs are available in -10 speed grade and are qualified for industrial (TJ = –40°C to +100°C),


    Original
    PDF DS595 XQ4VSX55 xq4vlx25 XQ4VLX60-10FF668M XQ4VLX40 XQ4VFX60 xq4vlx60 XQ4VFX60-10EF672M XQ4VLX40-10FF668M XQ4VLX100 Virtex 4Q

    XQ4VFX100

    Abstract: No abstract text available
    Text: Virtex-4Q FPGA Data Sheet: DC and Switching Characteristics Product Specification DS595 v2.0 December 21, 2011 Virtex-4Q FPGA Electrical Characteristics Defense-grade Virtex -4Q FPGAs are available in -10 speed grade and are qualified for industrial (Tj = –40C to


    Original
    PDF DS595 XQ4VFX100

    XQ4VLX25

    Abstract: xq4vlx XQ4VFX100
    Text: Virtex-4Q FPGA Data Sheet: DC and Switching Characteristics DS595 v2.0 December 21, 2011 Product Specification Virtex-4Q FPGA Electrical Characteristics Defense-grade Virtex -4Q FPGAs are available in -10 speed grade and are qualified for industrial (Tj = –40C to


    Original
    PDF DS595 XQ4VLX25 xq4vlx XQ4VFX100

    XAPP629

    Abstract: AN-303 IDT72V51236 IDT72V51246 IDT72V51256 IDT72V51336 IDT72V51346 IDT72V51356 IDT72V51436 IDT72V51446
    Text: Application Note: Virtex-II Series Interfacing the IDT 3.3V Multi-Queue FIFO to a Virtex-II FPGA R XAPP629 v1.1 November 21, 2002 Summary The Virtex -II series of FPGAs provide access and interface to a variety of memory resources, both off and on the FPGA. In addition to the on-chip distributed RAM and block RAM features,


    Original
    PDF XAPP629 XAPP629 AN-303 IDT72V51236 IDT72V51246 IDT72V51256 IDT72V51336 IDT72V51346 IDT72V51356 IDT72V51436 IDT72V51446

    XQR4VSX55-10CF1140V

    Abstract: XQR4VSX55 XQR4VFX140-10CF1509V XQR4VLX200 XQR4VSX55-10CF1140 XQR4VFX60-10CF1144V QPro Family XQR4VFX60-10CF1144 PPC405 IBM CF1144
    Text: R Space-Grade Virtex-4QV QPro Family Overview DS653 v1.3 February 3, 2010 Preliminary Product Specification General Description The Virtex -4QV QPro family of space-grade FPGAs meet the requirements of space applications that demand highperformance as well as control capabilities. For years, the only solution available to customers with high-performance space


    Original
    PDF DS653 XQR4VSX55-10CF1140V XQR4VSX55 XQR4VFX140-10CF1509V XQR4VLX200 XQR4VSX55-10CF1140 XQR4VFX60-10CF1144V QPro Family XQR4VFX60-10CF1144 PPC405 IBM CF1144

    XQR4VSX55-10CF1140V

    Abstract: XQR4VSX55 CF1140 XQR4VFX140-10CF1509V XQR4VSX55-10CF1140 CF1144 XQR4VFX140-10CF1509 XtremeDSP XQR4VFX60-10CF1144 xqr4vlx200
    Text: R Space-Grade Virtex-4QV Family Overview DS653 v2.0 April 12, 2010 Product Specification General Description The Virtex -4QV family of space-grade, radiation-tolerant FPGAs meets the requirements of space applications that demand high-performance as well as control capabilities. For years, the only solution available to customers with highperformance space applications were ASICs with long development and fabrication times as well as high NREs. Now,


    Original
    PDF DS653 XQR4VSX55-10CF1140V XQR4VSX55 CF1140 XQR4VFX140-10CF1509V XQR4VSX55-10CF1140 CF1144 XQR4VFX140-10CF1509 XtremeDSP XQR4VFX60-10CF1144 xqr4vlx200

    PLL variable frequency generator

    Abstract: QPro Virtex 4 Hi-Rel PLL 02A DS614 fpga 3 phase inverter DS6-14 MMCM
    Text: Clock Generator DS614 April 19, 2010 Product Specification Introduction LogiCORE IP Facts Core Specifics The Clock Generator module provides clocks according to system wide clock requirements. Virtex -6/6CX, Spartan®-6, Spartan-3A/3A DSP, Spartan-3, Spartan-3E, Automotive


    Original
    PDF DS614 PLL variable frequency generator QPro Virtex 4 Hi-Rel PLL 02A fpga 3 phase inverter DS6-14 MMCM

    sincera

    Abstract: AN-303 AN-349 IDT72V51236 IDT72V51246 IDT72V51256 IDT72V51336 IDT72V51346 IDT72V51356 IDT72V51436
    Text: INTERFACING IDT's 3.3V MULTI-QUEUE FIFO TO THE VIRTEX II FPGA PRELIMINARY APPLICATION NOTE AN-349 By Stewart Speed Since the device is programmable and queues are addressable on both the write and read port, there is some control involved in the operation of the ports.


    Original
    PDF AN-349 IDT72V51333 IDT72V51333 sincera AN-303 AN-349 IDT72V51236 IDT72V51246 IDT72V51256 IDT72V51336 IDT72V51346 IDT72V51356 IDT72V51436

    APU FCM

    Abstract: embedded powerpc 440 XILINX CROSS REFERENCE DSP48E JTGC440TRSTNEG PPC440 SP006 virtex 5 ppc
    Text: Embedded Processor Block in Virtex-5 FPGAs Reference Guide UG200 v1.6 January 20, 2009 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG200 APU FCM embedded powerpc 440 XILINX CROSS REFERENCE DSP48E JTGC440TRSTNEG PPC440 SP006 virtex 5 ppc

    sincera

    Abstract: AN-303 AN-349 IDT72V51236 IDT72V51246 IDT72V51256 IDT72V51336 IDT72V51346 IDT72V51356 IDT72V51436
    Text: INTERFACING IDT's 3.3V MULTI-QUEUE FLOW-CONTROL DEVICE TO THE VIRTEX II FPGA APPLICATION NOTE AN-349 By Stewart Speed CONTENTS 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. Since the device is programmable and queues are addressable on both the write and read port, there is some control involved in the operation of the ports.


    Original
    PDF AN-349 drw14 sincera AN-303 AN-349 IDT72V51236 IDT72V51246 IDT72V51256 IDT72V51336 IDT72V51346 IDT72V51356 IDT72V51436

    SP006

    Abstract: UG200 RISCwatch Trace APU FCM CPMC440CLK XILINX CROSS REFERENCE DSP48E JTGC440TRSTNEG PPC440 PPC440x5
    Text: Embedded Processor Block in Virtex-5 FPGAs Reference Guide UG200 v1.8 February 24, 2010 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG200 SP006 UG200 RISCwatch Trace APU FCM CPMC440CLK XILINX CROSS REFERENCE DSP48E JTGC440TRSTNEG PPC440 PPC440x5

    DISPLAYTECH* 64128

    Abstract: transistor 34N nx smv r010 schematic diagram lcd monitor samsung 370HR net eN8 schematic diagram lcd monitor advance 17 DISPLAYTECH ML550 SMV-R005-1.0 5 mOhm
    Text: Virtex-5 FPGA ML550 Networking Interfaces Platform User Guide UG202 v1.4 April 18, 2008 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF ML550 UG202 withouO0L08N IO0L08P IO0L09N IO0L09P IO0L06N ML550 DISPLAYTECH* 64128 transistor 34N nx smv r010 schematic diagram lcd monitor samsung 370HR net eN8 schematic diagram lcd monitor advance 17 DISPLAYTECH SMV-R005-1.0 5 mOhm

    PPC405 IBM

    Abstract: DS446 PPC405
    Text: Instruction Side OCM Bus v1.0 v2.00b DS479 December 2, 2009 Product Specification Introduction LogiCORE IP Facts The ISOCM_V10 is an instruction-side On-Chip Memory (OCM) bus interconnect core. The core connects the PowerPC® 405 processor instruction-side


    Original
    PDF DS479 PPC405 IBM DS446 PPC405

    SRL16

    Abstract: vhdl spartan 3a
    Text: Fixed Interval Timer FIT (v1.01a) DS451 December 2, 2009 Product Specification Introduction LogiCORE IP Facts The FIT core is a peripheral that generates a strobe (interrupt) signal at fixed intervals and is not attached to any bus. The Fixed Interval Timer (FIT) generates an


    Original
    PDF DS451 SRL16 vhdl spartan 3a

    SpaceWire

    Abstract: diode U1J XC2V500_256P FGG256 LEON3FT SpaceWire Standard Document ECSS-E-ST-50-12C XC2V500 3Ft p6 ON U1J RX-2 -G s
    Text: Standard Products UT200SpW4RTR-EVB 4-Port SpaceWire Router Evaluation Board Users Guide User Manual November, 2010 www.aeroflex.com/spacewire 1.0 INTRODUCTION The UT200SpW4RTR-EVB is a 4-Port SpaceWire Router evaluation board designed to allow the system designer access to all


    Original
    PDF UT200SpW4RTR-EVB UT200SpW4RTR UT200SpW4RTR-EVB. MEZ120 ES4350222-001 UT200SpW4RTR-EVB: 200SpW4RTR-EVB SpaceWire diode U1J XC2V500_256P FGG256 LEON3FT SpaceWire Standard Document ECSS-E-ST-50-12C XC2V500 3Ft p6 ON U1J RX-2 -G s

    DS-406

    Abstract: 124u DS406 Processor System Reset Module v2.00a
    Text: Processor System Reset Module v2.00a DS406 December 2, 2009 Product Specification Introduction LogiCORE IP Facts The Xilinx Processor System Reset Module design allows customers to tailor their designs to suit their application by setting certain parameters to


    Original
    PDF DS406 DS-406 124u Processor System Reset Module v2.00a

    DS444

    Abstract: BRAM vhdl spartan 3a RAMB16
    Text: Block RAM BRAM Block (v1.00a) DS444 December 2, 2009 Product Specification Introduction LogiCORE IP Facts The BRAM Block is a configurable memory module that attaches to a variety of BRAM Interface Controllers. The BRAM Block structural HDL is generated by the


    Original
    PDF DS444 BRAM vhdl spartan 3a RAMB16

    XC6SLX16-2CSG324

    Abstract: asynchronous fifo vhdl 0xE000000F DS571 uart 19200 ise one stop bit XC6SLX16-2 uart vhdl fpga XILINX FIFO UART baud rate generator vhdl xc3s250e-4-ft256
    Text: XPS UART Lite v1.01a DS571 December 2, 2009 Product Specification Introduction LogiCORE IP Facts The XPS Universal Asynchronous Receiver Transmitter (UART) Lite Interface connects to the PLB (Processor Local Bus) and provides the controller interface for


    Original
    PDF DS571 PLBV46. XC6SLX16-2CSG324 asynchronous fifo vhdl 0xE000000F uart 19200 ise one stop bit XC6SLX16-2 uart vhdl fpga XILINX FIFO UART baud rate generator vhdl xc3s250e-4-ft256

    lidar

    Abstract: LIDAR radar ADC16DV160 LMP8358 motion sensor interface WITH ADC LMP7312 weight sensor interface WITH ADC LMP2021 DAC122S085 DAC124S085
    Text: Military Applications national.com/milaero Military and aerospace manufacturers require products to work in unique and demanding environments. National Semiconductor enables customers to build products that are smaller, lighter weight, and lower power while providing industry-leading


    Original
    PDF functionalit52 lidar LIDAR radar ADC16DV160 LMP8358 motion sensor interface WITH ADC LMP7312 weight sensor interface WITH ADC LMP2021 DAC122S085 DAC124S085

    RGMII constraints

    Abstract: TEMAC free source code for cdma transceiver using vhdl 7206 cisco power requirement 7206 cisco GMII VLAN Tag RGMII RGMII phy DS537 LocalLink
    Text: XPS LL TEMAC v2.03a DS537 December 2, 2009 Product Specification Introduction LogiCORE Facts This document provides the design specification for the XPS_LL_TEMAC soft Ethernet core. This core provides a control interface to internal registers via a 32-bit Processor Local Bus (PLB) Version 4.6 as described in the


    Original
    PDF DS537 32-bit 128-Bit RGMII constraints TEMAC free source code for cdma transceiver using vhdl 7206 cisco power requirement 7206 cisco GMII VLAN Tag RGMII RGMII phy LocalLink

    UG332

    Abstract: FGG676 ug331 FGG456 tqg144 AEC-Q100 LDT-25 XILINX SPARTAN VQG100 xilinx MARKING CODE
    Text: 0<BL Blue> XA Spartan-3 Automotive FPGA Family: Introduction and Ordering Information R DS314 v1.3 June 18, 2009 Product Specification Summary The Xilinx Automotive (XA) Spartan®-3 family of Field-Programmable Gate Arrays meets the needs of high-volume,


    Original
    PDF DS314 AEC-Q100 UG332 FGG676 ug331 FGG456 tqg144 LDT-25 XILINX SPARTAN VQG100 xilinx MARKING CODE

    12v relay interface with cpld in vhdl

    Abstract: verilog code for fir filter turbo encoder circuit, VHDL code 3 phase soft starter schematics of ab 10Gb CDR single phase direct online starter diagram isppac power1208 10Gb Ethernet PCS Core different vendors of cpld and fpga XILINX vhdl code download REED SOLOMON encoder decoder
    Text: Lattice Semiconductor Corporation • July 2003 • Volume 8, Number 4 In This Issue New ORSO42G5 and ORT42G5 Devices Additional ispXPLD Devices Released Latest Generation of Lattice PLDs Offer 5V Tolerant I/O Lattice Increases ispLeverCORE™ Lineup Latest PAC-Designer


    Original
    PDF ORSO42G5 ORT42G5 NL0104 12v relay interface with cpld in vhdl verilog code for fir filter turbo encoder circuit, VHDL code 3 phase soft starter schematics of ab 10Gb CDR single phase direct online starter diagram isppac power1208 10Gb Ethernet PCS Core different vendors of cpld and fpga XILINX vhdl code download REED SOLOMON encoder decoder

    LTE DUC

    Abstract: xilinx XAPP1123 XAPP1123 DSP48E1s amplitude demodulation using xilinx system generator DFE digital front end DPD xilinx logicore core dds fir filter spartan 3 fir compiler v5 0x0000000012
    Text: LogiCORE IP DUC/DDC Compiler v2.0 DS766 October 16, 2012 Product Specification Introduction LogiCORE IP Facts Table The Xilinx LogiCORE IP DUC/DDC Compiler implements high-performance, optimized Digital Upand Down-Converter modules for use in wireless base


    Original
    PDF DS766 ZynqTM-7000 4A2Cx20 LTE DUC xilinx XAPP1123 XAPP1123 DSP48E1s amplitude demodulation using xilinx system generator DFE digital front end DPD xilinx logicore core dds fir filter spartan 3 fir compiler v5 0x0000000012