The Datasheet Archive
Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers
Search
DSA00123464.pdf
by Fairchild Semiconductor
Partial File Text
DM74S112 Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Preset, Clear, and Complementary Outputs sition time of the negative going edge of the clock pulse. Data on the J and K inpu
Datasheet Type
Original
RoHS
Unknown
Pb Free
Unknown
Lifecycle
Unknown
DSA00123464.pdf
preview
Download Datasheet
User Tagged Keywords
DM54S112
DM54S112J
DM74S112
DM74S112N