DSA00291848.pdf
by Cypress Semiconductor
-
CY7C1329H
2-Mbit (64K x 32) Pipelined Sync SRAM
Functional Description[1]
Features
· Registered inputs and outputs for pipelined operation
· 64K × 32 common I/O architecture
· 3.3V core powe
-
Original
-
Unknown
-
Unknown
-
Unknown
-