0196771B1 Search Results
0196771B1 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
GAL22V10C-10LJI
Abstract: GAL22V10C-5LJ GAL22V10 GAL22V10B-7LJ GAL22V10B-7LP GAL22V10C GAL22V10C-7LJ GAL22V10C-7LP GAL22V10B-15LJ GAL22V10C-10LP
|
Original |
GAL22V10 22V10 GAL22V10C-10LJI GAL22V10C-5LJ GAL22V10 GAL22V10B-7LJ GAL22V10B-7LP GAL22V10C GAL22V10C-7LJ GAL22V10C-7LP GAL22V10B-15LJ GAL22V10C-10LP | |
16R8
Abstract: GAL16LV8ZD GAL16LV8ZD-15QJ GAL16LV8ZD-25QJ GAL16V8
|
Original |
GAL16LV8ZD 16R8 GAL16LV8ZD GAL16LV8ZD-15QJ GAL16LV8ZD-25QJ GAL16V8 | |
Contextual Info: Specifications GAL6001 GAL6001 High Performance E2CMOS FPLA Generic Array Logic FEATURES FUNCTIONAL BLOCK DIAGRAM ICLK • HIGH PERFORMANCE E2CMOS TECHNOLOGY — 30ns Maximum Propagation Delay — 27MHz Maximum Frequency — 12ns Maximum Clock to Output Delay |
Original |
GAL6001 27MHz 100ms) | |
7486 XOR GATE
Abstract: circuit diagram of half adder using IC 7486 7486 2-input xor gate ic 7486 XOR GATE pin configuration IC 7486 pin configuration of 7486 IC vhdl code for vending machine pin DIAGRAM OF IC 7486 data sheet IC 7408 laf 0001
|
Original |
||
PLSI 1016-60LJ
Abstract: PAL 007 pioneer pal16r8 programming algorithm PAL 008 pioneer lattice 1016-60LJ ISP Engineering Kit - Model 100 PLSI-2064-80LJ GAL16v8 programmer schematic GAL programming Guide ispLSI 2064-80LT
|
Original |
1016E 1032E 20ters 48-Pin 304-Pin PLSI 1016-60LJ PAL 007 pioneer pal16r8 programming algorithm PAL 008 pioneer lattice 1016-60LJ ISP Engineering Kit - Model 100 PLSI-2064-80LJ GAL16v8 programmer schematic GAL programming Guide ispLSI 2064-80LT | |
isp1032
Abstract: lattice 1032-60LJ 1032E-8
|
Original |
Military/883 isp1032 lattice 1032-60LJ 1032E-8 | |
GAL20LV8ZD
Abstract: GAL20LV8ZD-15QJ GAL20LV8ZD-25QJ GAL20V8
|
Original |
GAL20LV8ZD GAL20LV8ZD GAL20LV8ZD-15QJ GAL20LV8ZD-25QJ GAL20V8 | |
GAL 0042b
Abstract: 1032E
|
Original |
1032E GAL 0042b 1032E | |
1048C
Abstract: cpga 476 1048C50LQI 1048C-70
|
Original |
1048C Military/883 1048C cpga 476 1048C50LQI 1048C-70 | |
isp1024
Abstract: PLSI 1024-60LJ lattice 1024-60LJ isplsi device layout
|
Original |
Military/883 isp1024 PLSI 1024-60LJ lattice 1024-60LJ isplsi device layout | |
2032LV
Abstract: TMS3534
|
Original |
032V/LV 0139Bisp/2000 2032LV TMS3534 | |
GAL6002
Abstract: MAX235
|
Original |
RS232 GAL6002 24-pin RS-232 MAX235 | |
an8017Contextual Info: Phase Locked Loops PLL in High-Speed Designs to generate the desired output frequency. Figure 1 is a block diagram of a simple PLL circuit. Introduction This application note describes the construction of a Phase Detector (PD) in conjunction with a Voltage Controlled Oscillator (VCO) to create a frequency generator |
Original |
||
16V8D
Abstract: 16V8 GAL16V8 GAL16V8C-5LJ GAL16V8C-5LP GAL16V8C-7LP GAL16V8D-3LJ GAL16V8D-5LJ GAL16V8D-7LJ GAL16V8D-7LP
|
Original |
GAL16V8 Tested/100% 16V8D 16V8 GAL16V8 GAL16V8C-5LJ GAL16V8C-5LP GAL16V8C-7LP GAL16V8D-3LJ GAL16V8D-5LJ GAL16V8D-7LJ GAL16V8D-7LP | |
|
|||
Contextual Info: ispLSI and pLSI 2064V ® High Density Programmable Logic Features Functional Block Diagram • HIGH DENSITY PROGRAMMABLE LOGIC — 2000 PLD Gates — 64 and 32 I/O Pin Versions, Four Dedicated Inputs — 64 Registers — High Speed Global Interconnect — Wide Input Gating for Fast Counters, State |
Original |
||
GAL20RA10
Abstract: 20RA10 GAL20RA10B-10LJ GAL20RA10B-10LP GAL20RA10B-15LJ GAL20RA10B-15LP GAL20RA10B-7LJ PAL20RA10
|
Original |
GAL20RA10 GAL20RA10 20RA10 GAL20RA10B-10LJ GAL20RA10B-10LP GAL20RA10B-15LJ GAL20RA10B-15LP GAL20RA10B-7LJ PAL20RA10 | |
44-PIN
Abstract: 48-PIN
|
Original |
||
2128-80LTContextual Info: ® ispLSI and pLSI 2128 High-Density Programmable Logic Functional Block Diagram Output Routing Pool ORP Output Routing Pool (ORP) D7 D3 D5 fmax = 100 MHz Maximum Operating Frequency tpd = 10 ns Propagation Delay TTL Compatible Inputs and Outputs Electrically Erasable and Reprogrammable |
Original |
||
Contextual Info: Selecting the Right High-Density Device Introduction Performance Board designers today have several options for implementing designs in high-density programmable devices. Due to technology and design considerations, no single device provides the best solution for the challenges |
Original |
||
SA3 357
Abstract: cupl 20XV10 GAL20XV10 SA1 357
|
Original |
20XV10: SA3 357 cupl 20XV10 GAL20XV10 SA1 357 | |
frequency divider block diagram
Abstract: 26CV12 GAL20V8 GAL22V10 GAL26CV12
|
Original |
26CV12: GAL20V8 GAL22V10, GAL26CV12 frequency divider block diagram 26CV12 GAL20V8 GAL22V10 | |
GAL20V8
Abstract: GAL20VP8 GAL20VP8B-15LJ GAL20VP8B-15LP GAL20VP8B-25LJ GAL20VP8B-25LP
|
Original |
GAL20VP8 GAL20V8 GAL20VP8 GAL20VP8B-15LJ GAL20VP8B-15LP GAL20VP8B-25LJ GAL20VP8B-25LP | |
PLSI 1024-60LJContextual Info: Specifications ispLSI and pLSI 1024 ispLSI and pLSI 1024 ® High-Density Programmable Logic Diagram • HIGH-DENSITY PROGRAMMABLE LOGIC — High-Speed Global Interconnect — 4000 PLD Gates — 48 I/O Pins, Six Dedicated Inputs — 144 Registers — Wide Input Gating for Fast Counters, State |
Original |
Military/883 PLSI 1024-60LJ | |
GAL6002
Abstract: cupl
|
Original |
GAL6002 24-pin cupl |