74AUP2G80GT Search Results
74AUP2G80GT Datasheets (5)
Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|
74AUP2G80GT |
![]() |
Low-power dual D-type flip-flop; positive-edge trigger | Original | 97.38KB | 20 | ||
74AUP2G80GT |
![]() |
74AUP2G80 - IC AUP/ULP/V SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, INVERTED OUTPUT, PDSO8, 1 X 1.95 MM, 0.50 MM HEIGHT, PLASTIC, MO-252, SOT833-1, SON-8, FF/Latch | Original | 301.49KB | 24 | ||
74AUP2G80GT |
![]() |
Low-power dual D-type flip-flop, positive-edge trigger | Original | 87.75KB | 18 | ||
74AUP2G80GT,115 |
![]() |
Low-power dual D-type flip-flop; positive-edge trigger; Package: SOT833-1 (XSON8U); Container: Reel Pack, SMD, 7" | Original | 97.38KB | 20 | ||
74AUP2G80GT,115 |
![]() |
74AUP2G80 - IC AUP/ULP/V SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO8, 1 X 1.95 MM, 0.50 MM HEIGHT, PLASTIC, MO-252, SOT-833-1, SON-8, FF/Latch | Original | 301.49KB | 24 |
74AUP2G80GT Price and Stock
Nexperia 74AUP2G80GT,115IC FF D-TYPE DOUBLE 1-BIT 8XSON |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74AUP2G80GT,115 | Reel | 5,000 | 5,000 |
|
Buy Now | |||||
![]() |
74AUP2G80GT,115 | Reel | 6 Weeks | 5,000 |
|
Buy Now | |||||
![]() |
74AUP2G80GT,115 | 2,608 |
|
Buy Now | |||||||
![]() |
74AUP2G80GT,115 | 69,600 | 1,111 |
|
Buy Now | ||||||
![]() |
74AUP2G80GT,115 | 104,600 | 1 |
|
Buy Now | ||||||
![]() |
74AUP2G80GT,115 | Reel | 5,000 |
|
Buy Now | ||||||
![]() |
74AUP2G80GT,115 | 6 Weeks | 5,000 |
|
Buy Now | ||||||
![]() |
74AUP2G80GT,115 | 8 Weeks | 5,000 |
|
Buy Now | ||||||
![]() |
74AUP2G80GT,115 | 8 Weeks | 5,000 |
|
Buy Now | ||||||
NXP Semiconductors 74AUP2G80GT,115Flip Flop D-Type Pos-Edge 2-Element Automotive 8-Pin XSON T/R |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74AUP2G80GT,115 | 75,860 | 1,111 |
|
Buy Now | ||||||
![]() |
74AUP2G80GT,115 | 124,298 | 1 |
|
Buy Now | ||||||
![]() |
74AUP2G80GT,115 | 51,816 |
|
Get Quote | |||||||
NXP Semiconductors 74AUP2G80GTLogic ICs |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74AUP2G80GT | 1,453 |
|
Get Quote |
74AUP2G80GT Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: 74AUP2G80 Low-power dual D-type flip-flop; positive-edge trigger Rev. 8 — 21 January 2013 Product data sheet 1. General description The 74AUP2G80 provides the dual positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock |
Original |
74AUP2G80 74AUP2G80 | |
Dual D-type flip-flop positive-edge triggerContextual Info: 74AUP2G80 Low-power dual D-type flip-flop; positive-edge trigger Rev. 03 — 28 March 2008 Product data sheet 1. General description The 74AUP2G80 provides the single positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock |
Original |
74AUP2G80 74AUP2G80 Dual D-type flip-flop positive-edge trigger | |
74AUP2G80
Abstract: 74AUP2G80DC 74AUP2G80GD 74AUP2G80GT JESD22-A114E JESD78
|
Original |
74AUP2G80 74AUP2G80 74AUP2G80DC 74AUP2G80GD 74AUP2G80GT JESD22-A114E JESD78 | |
Contextual Info: 74AUP2G80 Low-power dual D-type flip-flop; positive-edge trigger Rev. 6 — 7 December 2011 Product data sheet 1. General description The 74AUP2G80 provides the dual positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock |
Original |
74AUP2G80 74AUP2G80 | |
74AUP2G80
Abstract: 74AUP2G80DC 74AUP2G80GT JESD78
|
Original |
74AUP2G80 74AUP2G80 74AUP2G80DC 74AUP2G80GT JESD78 | |
Contextual Info: 74AUP2G80 Low-power dual D-type flip-flop; positive-edge trigger Rev. 7 — 14 June 2012 Product data sheet 1. General description The 74AUP2G80 provides the dual positive-edge triggered D-type flip-flop. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock |
Original |
74AUP2G80 74AUP2G80 | |
VSSOP8
Abstract: XSON8 74AUP2G80 74AUP2G80DC 74AUP2G80GM 74AUP2G80GT MO-187
|
Original |
74AUP2G80 74AUP2G80 VSSOP8 XSON8 74AUP2G80DC 74AUP2G80GM 74AUP2G80GT MO-187 | |
74AUP2G80DC
Abstract: SN74AUC2G80DCTR 74AUP2G80 74AUP2G80GM 74AUP2G80GT SN74AUC2G80
|
Original |
SLG74LB2G80 LB2G80 000-0074LB2G80-11 74AUP2G80DC SN74AUC2G80DCTR 74AUP2G80 74AUP2G80GM 74AUP2G80GT SN74AUC2G80 | |
74AUP2G80
Abstract: 74AUP2G80DC 74AUP2G80GM 74AUP2G80GT JESD22-A114E MO-187
|
Original |
74AUP2G80 74AUP2G80 74AUP2G80DC 74AUP2G80GM 74AUP2G80GT JESD22-A114E MO-187 |