74F112SC Search Results
74F112SC Price and Stock
onsemi 74F112SCIC FF JK TYPE DBL 1-BIT 16-SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F112SC | Tube |
|
Buy Now | |||||||
Rochester Electronics LLC 74F112SCIC FF JK TYPE DBL 1-BIT 16-SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F112SC | Tube | 1,150 |
|
Buy Now | ||||||
onsemi 74F112SCXIC FF JK TYPE DBL 1-BIT 16-SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F112SCX | Reel |
|
Buy Now | |||||||
Rochester Electronics LLC 74F112SCXIC FF JK TYPE DBL 1-BIT 16-SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F112SCX | Bulk | 1,285 |
|
Buy Now | ||||||
FAIRCHILD 74F112SCXFlip Flop JK-Type Neg-Edge 2-Element 16-Pin SOIC N T/R |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F112SCX | 5,000 | 1,611 |
|
Buy Now |
74F112SC Datasheets (7)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|---|
74F112SC |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 59.77KB | 6 | |||
74F112SC |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 81.26KB | 7 | |||
74F112SC |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 133.66KB | 6 | |||
74F112SC |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Scan | 131.58KB | 6 | |||
74F112SC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 35.59KB | 1 | |||
74F112SCX |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 81.26KB | 7 | |||
74F112SCX_NL |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 81.26KB | 7 |
74F112SC Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
TTL 1-of-8 encoder
Abstract: 74LS 2-input OR gate 74LS series logic gates 3 input nand gate 74LS series logic gates 3 input or gate 74F374SC
|
Original |
74F164ASC 74F194SC 74F299SC 74F350SC 74F378SC 74F379SC 74F398SC 74F399SC 74F675ASC 74F676SC TTL 1-of-8 encoder 74LS 2-input OR gate 74LS series logic gates 3 input nand gate 74LS series logic gates 3 input or gate 74F374SC | |
74F112Contextual Info: E M I R ¡ C O C H April 1988 I L D N D U C T O Revised July 1999 R TM 74F112 Dual JK Negative Edge-Triggered Flip-Flop General Description Simultaneous LOW signals on S q and C q force both Q and The 74F112 contains two independent, high-speed JK flipflops with Direct Set and Clear inputs. Synchronous state |
OCR Scan |
74F112 | |
74F112
Abstract: 74F112PC 74F112SC 74F112SJ M16A M16D MS-001 N16E h0023
|
OCR Scan |
74F112 74F112 74F112PC 74F112SC 74F112SJ M16A M16D MS-001 N16E h0023 | |
74F112
Abstract: 74F112PC 74F112SC 74F112SJ F112 M16A M16D N16E
|
Original |
74F112 74F112 74F112PC 74F112SC 74F112SJ F112 M16A M16D N16E | |
112SCContextual Info: S E M I C O N D U C T O R TM 74F112 Dual JK Negative Edge-Triggered Flip-Flop General Description A synchronous Inputs: The ’F112 contains tw o independent, high-speed JK flip-flops w ith D irect S e t and C lear inputs. Synchronous state changes are initiated by th e falling edge of the clock. Trigger |
OCR Scan |
74F112 112SC | |
Contextual Info: S E M IC O N D U C T O R tm 74F112 Dual JK Negative Edge-Triggered Flip-Flop General Description Asynchronous Inputs: The ’F112 contains two independent, high-speed JK flip-flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Trigger |
OCR Scan |
74F112 16-Lead | |
74F112
Abstract: 74F112PC 74F112SC 74F112SJ M16A M16D MS-001 N16E
|
Original |
74F112 74F112 74F112PC 74F112SC 74F112SJ M16A M16D MS-001 N16E | |
74ls74apc
Abstract: HD74ls04p 74LVC1G04ady8 semiconductor AZ431BZ-AE1 HCF4060BE HEF4093BP datasheet free download ne5334 hd74hc132p dm74ls47n
|
Original |
||
Contextual Info: August 1995 Semiconductor & 74F112 Dual JK Negative Edge-Triggered Flip-Flop General Description The ’F112 contains two independent, high-speed JK flipflops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Trig |
OCR Scan |
74F112 | |
74F112
Abstract: 74F112PC 74F112SC 74F112SJ M16A M16D MS-001 N16E
|
Original |
74F112 74F112 74F112PC 74F112SC 74F112SJ M16A M16D MS-001 N16E | |
74F112
Abstract: 74F112PC 74F112SC 74F112SJ C1995 F112 M16A M16D N16E
|
Original |
74F112 74F112PC 74F112SC 74F112 74F112PC 74F112SC 74F112SJ C1995 F112 M16A M16D N16E | |
Contextual Info: Ol & National Semiconductor 74F112 Dual JK Negative Edge-Triggered Flip-Flop General Description Asynchronous Inputs: LOW input to Sq sets Q to HIGH level LOW input to C0 sets Q to LOW level Clear and Set are independent of clock Simultaneous LOW on Cq and S q makes both Q |
OCR Scan |
74F112 | |
9472Contextual Info: 9 National Semiconductor 74F112 Dual JK Negative Edge-Triggered Flip-Flop General Description The 'F112 contains two independent, high-speed JK flipflops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Trig |
OCR Scan |
74F112 bS01122 00flZ217 9472 |