74F113SC Search Results
74F113SC Datasheets (7)
Part | ECAD Model | Manufacturer | Description | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|
74F113SC |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 60.55KB | 6 | ||
74F113SC |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 74.44KB | 7 | ||
74F113SC |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 130.2KB | 6 | ||
74F113SC |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Scan | 124.01KB | 6 | ||
74F113SC | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | 35.59KB | 1 | ||
74F113SCX |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 60.55KB | 6 | ||
74F113SCX |
![]() |
Dual JK Negative Edge-Triggered Flip-Flop | Original | 74.44KB | 7 |
74F113SC Price and Stock
Rochester Electronics LLC 74F113SCXIC FF JK TYPE DBL 1-BIT 14-SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F113SCX | Bulk | 47,277 | 1,820 |
|
Buy Now | |||||
FAIRCHILD 74F113SCX74F113SCX |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F113SCX | 38,427 | 2,280 |
|
Buy Now | ||||||
National Semiconductor Corporation 74F113SC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F113SC | 165 |
|
Get Quote | |||||||
![]() |
74F113SC | 133 |
|
Buy Now | |||||||
Fairchild Semiconductor Corporation 74F113SCXJ-K FLIP-FLOP, F/FAST SERIES, 2-FUNC, NEGATIVE EDGE TRIGGERED, 2-BIT, COMPLEMENTARY OUTPUT, TTL, PDSO14 |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F113SCX | 1,291 |
|
Buy Now | |||||||
![]() |
74F113SCX | 47,277 | 1 |
|
Buy Now | ||||||
Fairchild Semiconductor Corporation 74F113SCIC,FLIP-FLOP,DUAL,J/K TYPE,F-TTL,SOP,14PIN,PLASTIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74F113SC | 128 |
|
Buy Now |
74F113SC Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: S E M IC O N D U C T O R tm 74F113 Dual JK Negative Edge-Triggered Flip-Flop Asynchronous input: G en eral D escrip tio n The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be |
OCR Scan |
74F113 | |
KL SN 102
Abstract: 74F113 74F113PC 74F113SC 74F113SJ M14A M14D MS-001 N14A
|
OCR Scan |
74F113 74F113 KL SN 102 74F113PC 74F113SC 74F113SJ M14A M14D MS-001 N14A | |
74F113
Abstract: 74F113PC 74F113SC 74F113SJ M14A M14D MS-001 N14A
|
Original |
74F113 74F113 74F113SC 14-Lead 74F113PC 74F113SC 74F113SJ M14A M14D MS-001 N14A | |
TTL 1-of-8 encoder
Abstract: 74LS 2-input OR gate 74LS series logic gates 3 input nand gate 74LS series logic gates 3 input or gate 74F374SC
|
Original |
74F164ASC 74F194SC 74F299SC 74F350SC 74F378SC 74F379SC 74F398SC 74F399SC 74F675ASC 74F676SC TTL 1-of-8 encoder 74LS 2-input OR gate 74LS series logic gates 3 input nand gate 74LS series logic gates 3 input or gate 74F374SC | |
Contextual Info: S E M IC O N D U C T O R tm 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description Asynchronous input: The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be |
OCR Scan |
74F113 74F113PC 14-Lead | |
E 94733
Abstract: E 94733 3 74F113 74F113PC 74F113SC 74F113SJ C1995 F113 M14A M14D
|
Original |
74F113 74F113PC 74F113SC 14-Lead E 94733 E 94733 3 74F113 74F113PC 74F113SC 74F113SJ C1995 F113 M14A M14D | |
Contextual Info: E M ¡ C O N D U C T O R Revised July 1999 TM 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs |
OCR Scan |
74F113 74F113SC 74F113SJ 74F113PC | |
74F113
Abstract: M14A M14D MS-001 N14A 74F113PC 74F113SC 74F113SJ
|
Original |
74F113 74F113 74F113SC 14-Lead M14A M14D MS-001 N14A 74F113PC 74F113SC 74F113SJ | |
74F113
Abstract: F113 M14A M14D N14A 74F113PC 74F113SC 74F113SJ
|
Original |
74F113 74F113PC 14-Lead 74F113 F113 M14A M14D N14A 74F113PC 74F113SC 74F113SJ | |
Contextual Info: c*> National Semiconductor 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description Asynchronous input: LOW input to 3 q sets Q to HIGH level Set is independent of clock The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may |
OCR Scan |
74F113 74F113PC 74F113SC 74F113SJ | |
Contextual Info: Semiconductor August 1995 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be |
OCR Scan |
74F113 74F113PC 14-Leasafety | |
E 94733Contextual Info: &N a t i o n a I S e m i c o n d u c t o r 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be |
OCR Scan |
74F113 bS01122 E 94733 |