Part Number
    Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    74F113SC Search Results

    74F113SC Datasheets (7)

    Part ECAD Model Manufacturer Description Datasheet Type PDF PDF Size Page count
    74F113SC
    Fairchild Semiconductor Dual JK Negative Edge-Triggered Flip-Flop Original PDF 60.55KB 6
    74F113SC
    Fairchild Semiconductor Dual JK Negative Edge-Triggered Flip-Flop Original PDF 74.44KB 7
    74F113SC
    National Semiconductor Dual JK Negative Edge-Triggered Flip-Flop Original PDF 130.2KB 6
    74F113SC
    Fairchild Semiconductor Dual JK Negative Edge-Triggered Flip-Flop Scan PDF 124.01KB 6
    74F113SC
    Unknown Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. Historical PDF 35.59KB 1
    74F113SCX
    Fairchild Semiconductor Dual JK Negative Edge-Triggered Flip-Flop Original PDF 60.55KB 6
    74F113SCX
    Fairchild Semiconductor Dual JK Negative Edge-Triggered Flip-Flop Original PDF 74.44KB 7
    SF Impression Pixel

    74F113SC Price and Stock

    Select Manufacturer

    Rochester Electronics LLC 74F113SCX

    IC FF JK TYPE DBL 1-BIT 14-SOIC
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey 74F113SCX Bulk 47,277 1,820
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.16
    Buy Now

    FAIRCHILD 74F113SCX

    74F113SCX
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Verical () 74F113SCX 38,427 2,280
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.15
    Buy Now
    74F113SCX 5,000 2,280
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.15
    Buy Now
    74F113SCX 2,500 2,280
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.15
    Buy Now

    National Semiconductor Corporation 74F113SC

    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Bristol Electronics 74F113SC 165
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote
    Quest Components 74F113SC 133
    • 1 $0.61
    • 10 $0.51
    • 100 $0.41
    • 1000 $0.41
    • 10000 $0.41
    Buy Now

    Fairchild Semiconductor Corporation 74F113SCX

    J-K FLIP-FLOP, F/FAST SERIES, 2-FUNC, NEGATIVE EDGE TRIGGERED, 2-BIT, COMPLEMENTARY OUTPUT, TTL, PDSO14
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Quest Components 74F113SCX 1,291
    • 1 $0.77
    • 10 $0.77
    • 100 $0.23
    • 1000 $0.15
    • 10000 $0.15
    Buy Now
    Rochester Electronics 74F113SCX 47,277 1
    • 1 -
    • 10 -
    • 100 $0.16
    • 1000 $0.13
    • 10000 $0.12
    Buy Now

    Fairchild Semiconductor Corporation 74F113SC

    IC,FLIP-FLOP,DUAL,J/K TYPE,F-TTL,SOP,14PIN,PLASTIC
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Quest Components 74F113SC 128
    • 1 $0.70
    • 10 $0.35
    • 100 $0.21
    • 1000 $0.21
    • 10000 $0.21
    Buy Now

    74F113SC Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    Contextual Info: S E M IC O N D U C T O R tm 74F113 Dual JK Negative Edge-Triggered Flip-Flop Asynchronous input: G en eral D escrip tio n The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be


    OCR Scan
    74F113 PDF

    KL SN 102

    Abstract: 74F113 74F113PC 74F113SC 74F113SJ M14A M14D MS-001 N14A
    Contextual Info: Revised July 1999 E M IC D N D U C T D R T M 74F113 Dual JK Negative Edge-Triggered Flip-Flop transferred to the outputs on the falling edge of the clock pulse. General Description T he 74F113 offers individual J, K, Set and C lo ck inputs. W hen the clock goes H IGH the inputs are enabled and


    OCR Scan
    74F113 74F113 KL SN 102 74F113PC 74F113SC 74F113SJ M14A M14D MS-001 N14A PDF

    74F113

    Abstract: 74F113PC 74F113SC 74F113SJ M14A M14D MS-001 N14A
    Contextual Info: Revised July 1999 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flipflop will perform according to the Truth Table as long as


    Original
    74F113 74F113 74F113SC 14-Lead 74F113PC 74F113SC 74F113SJ M14A M14D MS-001 N14A PDF

    TTL 1-of-8 encoder

    Abstract: 74LS 2-input OR gate 74LS series logic gates 3 input nand gate 74LS series logic gates 3 input or gate 74F374SC
    Contextual Info: 1/2 TTL LOGIC 74F SERIES 74F SERIES • 74F: EXCELLENT SPEED/POWER CONSUMPTION COMBINATION Part Number Description SQP £ ea. Gates & Inverters 74F00SC Quad 2-Input NAND Gate 74F02SC Quad 2-Input NOR Gate 74F04SC Hex Inverter 74F08SC Quad 2-Input AND Gate


    Original
    74F164ASC 74F194SC 74F299SC 74F350SC 74F378SC 74F379SC 74F398SC 74F399SC 74F675ASC 74F676SC TTL 1-of-8 encoder 74LS 2-input OR gate 74LS series logic gates 3 input nand gate 74LS series logic gates 3 input or gate 74F374SC PDF

    Contextual Info: S E M IC O N D U C T O R tm 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description Asynchronous input: The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be


    OCR Scan
    74F113 74F113PC 14-Lead PDF

    E 94733

    Abstract: E 94733 3 74F113 74F113PC 74F113SC 74F113SJ C1995 F113 M14A M14D
    Contextual Info: 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description The ’F113 offers individual J K Set and Clock inputs When the clock goes HIGH the inputs are enabled and data may be entered The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flip-flop will


    Original
    74F113 74F113PC 74F113SC 14-Lead E 94733 E 94733 3 74F113 74F113PC 74F113SC 74F113SJ C1995 F113 M14A M14D PDF

    Contextual Info: E M ¡ C O N D U C T O R Revised July 1999 TM 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs


    OCR Scan
    74F113 74F113SC 74F113SJ 74F113PC PDF

    74F113

    Abstract: M14A M14D MS-001 N14A 74F113PC 74F113SC 74F113SJ
    Contextual Info: Revised September 2000 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs


    Original
    74F113 74F113 74F113SC 14-Lead M14A M14D MS-001 N14A 74F113PC 74F113SC 74F113SJ PDF

    74F113

    Abstract: F113 M14A M14D N14A 74F113PC 74F113SC 74F113SJ
    Contextual Info: 74F113 Dual JK Negative Edge-Triggered Flip-Flop Asynchronous input: General Description The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be


    Original
    74F113 74F113PC 14-Lead 74F113 F113 M14A M14D N14A 74F113PC 74F113SC 74F113SJ PDF

    Contextual Info: c*> National Semiconductor 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description Asynchronous input: LOW input to 3 q sets Q to HIGH level Set is independent of clock The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may


    OCR Scan
    74F113 74F113PC 74F113SC 74F113SJ PDF

    Contextual Info: Semiconductor August 1995 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be


    OCR Scan
    74F113 74F113PC 14-Leasafety PDF

    E 94733

    Contextual Info: &N a t i o n a I S e m i c o n d u c t o r 74F113 Dual JK Negative Edge-Triggered Flip-Flop General Description The ’F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be


    OCR Scan
    74F113 bS01122 E 94733 PDF