74LVC1 Search Results
74LVC1 Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
74LVC1G125DCKRE4 |
![]() |
Single Bus Buffer Gate With 3-State Outputs 5-SC70 -40 to 125 |
![]() |
![]() |
|
74LVC1G126DBVRE4 |
![]() |
Single Bus Buffer Gate With 3-State Outputs 5-SOT-23 -40 to 125 |
![]() |
![]() |
|
74LVC1G132DBVRG4 |
![]() |
Single 2-Input NAND Gate with Schmitt-Trigger Input 5-SOT-23 -40 to 125 |
![]() |
![]() |
|
74LVC1GU04DBVRE4 |
![]() |
Single Inverter Gate 5-SOT-23 -40 to 125 |
![]() |
![]() |
|
74LVC1G123DCURE4 |
![]() |
Single Retriggerable Monostable Multivibrator with Schmitt-Trigger Inputs 8-VSSOP -40 to 125 |
![]() |
![]() |
74LVC1 Price and Stock
Nexperia 74LVC125APW,118IC BUF NON-INVERT 3.6V 14TSSOP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74LVC125APW,118 | Cut Tape | 48,840 | 1 |
|
Buy Now | |||||
![]() |
74LVC125APW,118 | 15,223 |
|
Get Quote | |||||||
![]() |
74LVC125APW,118 | 161,119 | 1 |
|
Buy Now | ||||||
![]() |
74LVC125APW,118 | 309 | 1 |
|
Buy Now | ||||||
![]() |
74LVC125APW,118 | Cut Tape | 9,707 | 0 Weeks, 1 Days | 5 |
|
Buy Now | ||||
![]() |
74LVC125APW,118 | 2,500 | 10 Weeks | 2,500 |
|
Buy Now | |||||
Nexperia 74LVC1G125GS,132IC BUFFER NON-INVERT 5.5V 6XSON |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74LVC1G125GS,132 | Digi-Reel | 5,000 | 1 |
|
Buy Now | |||||
![]() |
74LVC1G125GS,132 | 8,700 | 1 |
|
Buy Now | ||||||
Nexperia 74LVC1G74DP-Q100HIC FF D-TYPE SINGLE 1BIT 8TSSOP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74LVC1G74DP-Q100H | Reel | 3,000 | 3,000 |
|
Buy Now | |||||
![]() |
74LVC1G74DP-Q100H | Cut Tape | 3,812 | 1 |
|
Buy Now | |||||
![]() |
74LVC1G74DP-Q100H | 37,809 | 1 |
|
Buy Now | ||||||
![]() |
74LVC1G74DP-Q100H | Cut Tape | 2,864 | 0 Weeks, 1 Days | 5 |
|
Buy Now | ||||
![]() |
74LVC1G74DP-Q100H | 6,000 |
|
Buy Now | |||||||
Nexperia 74LVC14APW-Q100JIC INVERTER 6CH 1-INP 14TSSOP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74LVC14APW-Q100J | Cut Tape | 2,833 | 1 |
|
Buy Now | |||||
![]() |
74LVC14APW-Q100J | Reel | 60,000 | 8 Weeks | 2,500 |
|
Buy Now | ||||
![]() |
74LVC14APW-Q100J | 1,090 | 1 |
|
Buy Now | ||||||
![]() |
74LVC14APW-Q100J | 67,500 | 10 Weeks | 2,500 |
|
Buy Now | |||||
Renesas Electronics Corporation 74LVC16244APAGIC BUF NON-INVERT 3.6V 48TSSOP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
74LVC16244APAG | Tube | 349 | 1 |
|
Buy Now | |||||
![]() |
74LVC16244APAG | Tube | 26 | 12 Weeks | 39 |
|
Buy Now | ||||
![]() |
74LVC16244APAG | Bulk | 241 | 1 |
|
Buy Now |
74LVC1 Datasheets (500)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
74LVC10 |
![]() |
Triple 3-input NAND gate | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109 |
![]() |
Dual JK flip-flop with set and reset, positive-edge trigger | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109A | Integrated Device Technology | 3.3V CMOS DUAL J-K FLIP-FLOP WITH SET AND RESET, POSITIVE-EDGE TRIGGER, 5V TOLERANT I-O | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109A |
![]() |
Dual J-k Positive Edge Triggered Flip-flop With Clear and Preset | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109D |
![]() |
Dual J Inverted(K)Flip-flop with Set and Reset, Positive-Edge Trigger | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109D | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109D |
![]() |
Dual JK flip-flop with set and reset, positive-edge trigger | Scan | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109D |
![]() |
Dual JK flip-flop with set and reset, positive-edge trigger | Scan | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109D,112 |
![]() |
Dual JK(not) flip-flop with set and reset; positive-edge trigger - Description: 3.3V Dual J-/K Flip-Flop with Set and Reset; Positive-Edge Trigger ; Fmax: 330 MHz; Logic switching levels: TTL ; Output drive capability: +/- 24 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 4.0@3.3V ns; Voltage: 1.2-3.6; Package: SOT109-1 (SO16); Container: Tube | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109D,112 |
![]() |
74LVC109 - IC LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, PLASTIC, SO-16, FF/Latch | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109D,118 |
![]() |
Dual JK(not) flip-flop with set and reset; positive-edge trigger - Description: 3.3V Dual J-/K Flip-Flop with Set and Reset; Positive-Edge Trigger ; Fmax: 330 MHz; Logic switching levels: TTL ; Output drive capability: +/- 24 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 4.0@3.3V ns; Voltage: 1.2-3.6; Package: SOT109-1 (SO16); Container: Reel Pack, SMD, 13" | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109D,118 |
![]() |
74LVC109 - IC LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, PLASTIC, SO-16, FF/Latch | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109DB |
![]() |
Dual J Inverted(K)Flip-flop with Set and Reset, Positive-Edge Trigger | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109DB | Unknown | Historical semiconductor price guide (US$ - 1998). From our catalog scanning project. | Historical | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109DB |
![]() |
Dual JK flip-flop with set and reset, positive-edge trigger | Scan | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109DB |
![]() |
Dual JK flip-flop with set and reset, positive-edge trigger | Scan | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109DB,112 |
![]() |
Dual JK(not) flip-flop with set and reset; positive-edge trigger - Description: 3.3V Dual J-/K Flip-Flop with Set and Reset; Positive-Edge Trigger ; Fmax: 330 MHz; Logic switching levels: TTL ; Output drive capability: +/- 24 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 4.0@3.3V ns; Voltage: 1-2-3.6; Package: SOT338-1 (SSOP16); Container: Tube | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109DB,112 |
![]() |
74LVC109 - IC LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, PLASTIC, SSOP2-16, FF/Latch | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109DB,118 |
![]() |
Dual JK(not) flip-flop with set and reset; positive-edge trigger - Description: 3.3V Dual J-/K Flip-Flop with Set and Reset; Positive-Edge Trigger ; Fmax: 330 MHz; Logic switching levels: TTL ; Output drive capability: +/- 24 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 4.0@3.3V ns; Voltage: 1-2-3.6; Package: SOT338-1 (SSOP16); Container: Reel Pack, SMD, 13" | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
74LVC109DB,118 |
![]() |
74LVC109 - IC LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, PLASTIC, SSOP2-16, FF/Latch | Original |
74LVC1 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: 74LVC1G14 Single Schmitt-trigger inverter Rev. 12 — 6 August 2012 Product data sheet 1. General description The 74LVC1G14 provides the inverting buffer function with Schmitt-trigger input. It is capable of transforming slowly changing input signals into sharply defined, jitter-free |
Original |
74LVC1G14 74LVC1G14 | |
application note tssop5 nxpContextual Info: 74LVC1G06 Inverter with open-drain output Rev. 10 — 29 June 2012 Product data sheet 1. General description The 74LVC1G06 provides the inverting buffer. Input can be driven from either 3.3 V or 5 V devices. These features allow the use of these devices in a mixed 3.3 V and 5 V environment. |
Original |
74LVC1G06 74LVC1G06 application note tssop5 nxp | |
Contextual Info: 74LVC1G08 Single 2-input AND gate Rev. 9 — 9 December 2011 Product Specification 1. General description The 74LVC1G08 provides one 2-input AND function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V applications. |
Original |
74LVC1G08 74LVC1G08 771-LVC1G08GWDG125 74LVC1G08GW/DG | |
marking VU SOT363Contextual Info: 74LVC1G11 Single 3-input AND gate Rev. 7 — 4 July 2012 Product data sheet 1. General description The 74LVC1G11 provides a single 3-input AND gate. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment. |
Original |
74LVC1G11 74LVC1G11 marking VU SOT363 | |
Contextual Info: 74LVC1GU04 Inverter Rev. 11 — 2 July 2012 Product data sheet 1. General description The 74LVC1GU04 provides the inverting single state unbuffered function. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment. |
Original |
74LVC1GU04 74LVC1GU04 JESD22-A114F JESD22-A115-A | |
74LVC1G53
Abstract: 74LVC1G53DC 74LVC1G53DP 74LVC1G53GD 74LVC1G53GT JESD22-A114E MO-187 V53 TSSOP8
|
Original |
74LVC1G53 74LVC1G53 74LVC1G53DC 74LVC1G53DP 74LVC1G53GD 74LVC1G53GT JESD22-A114E MO-187 V53 TSSOP8 | |
74LVC1G3157GV
Abstract: 74LVC1G3157GW 74LVC1G3157 74LVC1G3157GF 74LVC1G3157GM JESD22-A114E
|
Original |
74LVC1G3157 74LVC1G3157 74LVC1G3157GV 74LVC1G3157GW 74LVC1G3157GF 74LVC1G3157GM JESD22-A114E | |
74LVC1G04
Abstract: 74LVC1G04GF 74LVC1G04GM 74LVC1G04GV 74LVC1G04GW JESD22-A114E MO-203
|
Original |
74LVC1G04 74LVC1G04 74LVC1G04GF 74LVC1G04GM 74LVC1G04GV 74LVC1G04GW JESD22-A114E MO-203 | |
74LVC1G06
Abstract: 74LVC1G06GF 74LVC1G06GM 74LVC1G06GV 74LVC1G06GW JESD22-A114E
|
Original |
74LVC1G06 74LVC1G06 74LVC1G06GF 74LVC1G06GM 74LVC1G06GV 74LVC1G06GW JESD22-A114E | |
74LVC162244A
Abstract: 74LVC162244ADGG 74LVC162244ADL 74LVCH162244A 74LVCH162244ADGG 74LVCH162244ADL SSOP48
|
Original |
74LVC162244A; 74LVCH162244A 16-bit 74LVC 62244A SCA75 R20/04/pp16 74LVC162244A 74LVC162244ADGG 74LVC162244ADL 74LVCH162244A 74LVCH162244ADGG 74LVCH162244ADL SSOP48 | |
74LVC16241A
Abstract: 74LVC16241ADGG 74LVC16241ADL SSOP48 TSSOP48
|
Original |
74LVC16241A 16-bit 74LVC16241A 74LVC16241ADGG 74LVC16241ADL SSOP48 TSSOP48 | |
74LVC16373A
Abstract: 74LVC16373ADGG 74LVC16373ADL 74LVCH16373A 74LVCH16373ADGG 74LVCH16373ADL TSSOP48
|
Original |
74LVC16373A; 74LVCH16373A 16-bit 74LVC 6373A SCA75 74LVC16373A 74LVC16373ADGG 74LVC16373ADL 74LVCH16373A 74LVCH16373ADGG 74LVCH16373ADL TSSOP48 | |
74LVC1G58
Abstract: 74LVC1G58GF 74LVC1G58GM 74LVC1G58GV 74LVC1G58GW JESD22-A114E marking code 5
|
Original |
74LVC1G58 74LVC1G58 74LVC1G58GF 74LVC1G58GM 74LVC1G58GV 74LVC1G58GW JESD22-A114E marking code 5 | |
74LV157
Abstract: 74LVC157A 74LVC157APW 74LVC157ADC
|
Original |
74LVC157A 74LV157. 74LV157 74LVC157A 74LVC157APW 74LVC157ADC | |
|
|||
74LVC1G74DC
Abstract: 74LVC1G74 74LVC1G74DP 74LVC1G74GD 74LVC1G74GM 74LVC1G74GT
|
Original |
74LVC1G74 74LVC1G74 74LVC1G74DC 74LVC1G74DP 74LVC1G74GD 74LVC1G74GM 74LVC1G74GT | |
74LVC1G332
Abstract: 74LVC1G332GF 74LVC1G332GM 74LVC1G332GV 74LVC1G332GW
|
Original |
74LVC1G332 74LVC1G332 74LVC1G332GF 74LVC1G332GM 74LVC1G332GV 74LVC1G332GW | |
74LVC1G126
Abstract: 74LVC1G126GF 74LVC1G126GM 74LVC1G126GV 74LVC1G126GW
|
Original |
74LVC1G126 74LVC1G126 74LVC1G126GF 74LVC1G126GM 74LVC1G126GV 74LVC1G126GW | |
74LVC1G125GW
Abstract: 74LVC1G125 74LVC1G125GF 74LVC1G125GM 74LVC1G125GV VM MARKING CODE SOT353
|
Original |
74LVC1G125 74LVC1G125 74LVC1G125GW 74LVC1G125GF 74LVC1G125GM 74LVC1G125GV VM MARKING CODE SOT353 | |
74LVC1G57
Abstract: 74LVC1G57GF 74LVC1G57GM 74LVC1G57GV 74LVC1G57GW
|
Original |
74LVC1G57 74LVC1G57 74LVC1G57GF 74LVC1G57GM 74LVC1G57GV 74LVC1G57GW | |
74LVC1G157
Abstract: 74LVC1G157GF 74LVC1G157GM 74LVC1G157GV 74LVC1G157GW
|
Original |
74LVC1G157 74LVC1G157 74LVC1G157GF 74LVC1G157GM 74LVC1G157GV 74LVC1G157GW | |
Contextual Info: 74LVC16373A-Q100; 74LVCH16373A-Q100 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state Rev. 2 — 10 July 2014 Product data sheet 1. General description The 74LVC16373A-Q100 and 74LVCH16373A-Q100 are 16-bit D-type transparent latches featuring separate D-type inputs with bus hold 74LVCH16373A-Q100 only for |
Original |
74LVC16373A-Q100; 74LVCH16373A-Q100 16-bit 74LVC16373A-Q100 74LVCH16373A-Q100 LVCH16373A | |
Contextual Info: 74LVC16373A-Q100; 74LVCH16373A-Q100 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state Rev. 1 — 24 June 2014 Product data sheet 1. General description The 74LVC16373A-Q100 and 74LVCH16373A-Q100 are 16-bit D-type transparent latches featuring separate D-type inputs with bus hold 74LVCH16373A-Q100 only for |
Original |
74LVC16373A-Q100; 74LVCH16373A-Q100 16-bit 74LVC16373A-Q100 74LVCH16373A-Q100 LVCH16373A | |
Contextual Info: 74LVC1G19 1-of-2 decoder/demultiplexer Rev. 7 — 10 September 2014 Product data sheet 1. General description The 74LVC1G19 is a 1-of-2 decoder/demultiplexer with a common output enable. This device buffers the data on input A and passes it to the outputs 1Y true and 2Y |
Original |
74LVC1G19 74LVC1G19 | |
Contextual Info: 74LVC16244A; 74LVCH16244A 16-bit buffer/line driver; 5 V input/output tolerant; 3-state Rev. 10 — 21 June 2011 Product data sheet 1. General description The 74LVC16244A; 74LVCH16244A are 16-bit non-inverting buffer/line drivers with 3-state bus compatible outputs. The device can be used as four 4-bit buffers, two 8-bit |
Original |
74LVC16244A; 74LVCH16244A 16-bit 74LVCH16244A LVCH16244A |