CY7C1310CV18 Search Results
CY7C1310CV18 Datasheets (1)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | PDF Size | Page count | |
---|---|---|---|---|---|---|---|---|
CY7C1310CV18 |
![]() |
18-Mbit QDR-II SRAM 2-Word Burst Architecture | Original | 1.09MB | 26 |
CY7C1310CV18 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: CY7C1310CV18 CY7C1910CV18 CY7C1312CV18 CY7C1314CV18 PRELIMINARY 18-Mbit QDR-II SRAM 2-Word Burst Architecture Features Functional Description • Separate Independent Read and Write data ports — Supports concurrent transactions • 250-MHz clock for high bandwidth |
Original |
CY7C1310CV18 CY7C1910CV18 CY7C1312CV18 CY7C1314CV18 18-Mbit 250-MHz | |
CY7C1314CV18
Abstract: CY7C1310CV18 CY7C1312CV18 CY7C1910CV18 CY7C1314CV18-250BZXC
|
Original |
CY7C1310CV18, CY7C1910CV18 CY7C1312CV18, CY7C1314CV18 18-Mbit CY7C1310CV18 CY7C1312CV18 CY7C1314CV18 CY7C1310CV18 CY7C1312CV18 CY7C1910CV18 CY7C1314CV18-250BZXC | |
CY7C1310CV18
Abstract: CY7C1312CV18 CY7C1314CV18 CY7C1910CV18
|
Original |
CY7C1310CV18, CY7C1910CV18 CY7C1312CV18, CY7C1314CV18 18-Mbit CY7C1310CV18 CY7C1312CV18 CY7C1310CV18 CY7C1312CV18 CY7C1314CV18 CY7C1910CV18 | |
Contextual Info: CY7C1310CV18 CY7C1910CV18 CY7C1312CV18 CY7C1314CV18 PRELIMINARY 18-Mbit QDR -II SRAM 2 Word Burst Architecture Features Configurations Separate Independent read and write data ports ❐ Supports concurrent transactions • 250 MHz clock for high bandwidth |
Original |
CY7C1310CV18 CY7C1910CV18 CY7C1312CV18 CY7C1314CV18 18-Mbit CY7C1310CV18 CY7C1910CV18 CY7C1312CV18 CY7C1310CV18, | |
CY7C1310CV18
Abstract: CY7C1312CV18 CY7C1314CV18 CY7C1910CV18
|
Original |
CY7C1310CV18 CY7C1910CV18 CY7C1312CV18 CY7C1314CV18 18-Mbit 250-MHz RC1910CV18 18/CY7C1910CV18/CY7C1312CV18/CY7C1314CV18 CY7C1310CV18 CY7C1312CV18 CY7C1314CV18 CY7C1910CV18 |