CY7C1524AV18 Search Results
CY7C1524AV18 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: THIS SPEC IS OBSOLETE Spec No: 001-06981 Spec Title: CY7C1523AV18/CY7C1524AV18, 72-MBIT DDR II SIO SRAM 2-WORD BURST ARCHITECTURE Sunset Owner: Jayasree Nayar NJY Replaced by: None CY7C1523AV18 CY7C1524AV18 72-Mbit DDR II SIO SRAM 2-Word Burst Architecture |
Original |
CY7C1523AV18/CY7C1524AV18, 72-MBIT CY7C1523AV18 CY7C1524AV18 CY7C1524AV18 | |
CY7C1522AV18
Abstract: CY7C1523AV18 CY7C1529AV18
|
Original |
CY7C1522AV18 CY7C1529AV18 CY7C1523AV18 CY7C1524AV18 72-Mbit 300-MHz 18/CY7C1529AV18/CY7C1523AV18/CY7C1524AV18 CY7C1522AV18 CY7C1523AV18 CY7C1529AV18 | |
CY7C1522AV18
Abstract: CY7C1523AV18 CY7C1529AV18
|
Original |
CY7C1522AV18, CY7C1529AV18 CY7C1523AV18, CY7C1524AV18 72-Mbit CY7C1522AV18 CY7C1523AV18 CY7C1529AV18 | |
Contextual Info: CY7C1522AV18 CY7C1529AV18 CY7C1523AV18 CY7C1524AV18 PRELIMINARY 72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture Features Functional Description • 72-Mbit density 8M x 8, 8M x 9, 4M x 18, 2M x 36 • 300-MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency |
Original |
CY7C1522AV18 CY7C1529AV18 CY7C1523AV18 CY7C1524AV18 72-Mbit 300-MHz | |
CY7C1522AV18
Abstract: CY7C1523AV18 CY7C1529AV18
|
Original |
CY7C1522AV18, CY7C1529AV18 CY7C1523AV18, CY7C1524AV18 72-Mbit CY7C1522AV18 CY7C1523AV18 CY7C1529AV18 |