FLIP FLOP JK Search Results
FLIP FLOP JK Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
74ACT11175DW |
![]() |
74ACT11175 - D Flip-Flop |
![]() |
![]() |
|
SN54LS107J |
![]() |
54LS107 - J-K Flip-Flop |
![]() |
![]() |
|
9001DM/B |
![]() |
9001 - Flip-Flop/Latch |
![]() |
![]() |
|
54L78J/C |
![]() |
54L78 - Dual JK Flip-Flop |
![]() |
![]() |
|
9020DM/B |
![]() |
9020 - Dual JK Flip Flops |
![]() |
![]() |
FLIP FLOP JK Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
sck 056
Abstract: jk flip flop SCK 055 SCK 206 datasheet d flip flop SCK 054 SCK 084 056
|
Original |
STD131 sck 056 jk flip flop SCK 055 SCK 206 datasheet d flip flop SCK 054 SCK 084 056 | |
sck 057
Abstract: SCK 084 056 SCK 164 STDH150 FD4S
|
Original |
STDH150 sck 057 SCK 084 056 SCK 164 STDH150 FD4S | |
j-k flip flop clock toggle
Abstract: d flip flop datasheet d flip flop Q 371 Transistor sck 084 SCK 084 056 sl 100 transistor STD150 FD4S
|
Original |
STD150 j-k flip flop clock toggle d flip flop datasheet d flip flop Q 371 Transistor sck 084 SCK 084 056 sl 100 transistor STD150 FD4S | |
sl 0380
Abstract: sck 057 439 datasheet d flip flop Q 371 Transistor SCK 084 056 SCK 164 T Flip-Flop
|
Original |
STDL130 sl 0380 sck 057 439 datasheet d flip flop Q 371 Transistor SCK 084 056 SCK 164 T Flip-Flop | |
74107 pin diagram
Abstract: CI 74107 74ls107 pin configuration 74LS107 TTL 74107 2RD22 74107 LS107 1N3064 1N916
|
OCR Scan |
LS107 74LS107 1N916, 1N3064, 500ns 74107 pin diagram CI 74107 pin configuration 74LS107 TTL 74107 2RD22 74107 LS107 1N3064 1N916 | |
Contextual Info: 54LS109 Signetics Flip-Flop Dual J-K Positive Edge-Triggered Flip-Flop Product Specification Military Logic Products DESCRIPTION The 54LS109 is a dual positive edge-trig gered JK-type flip-flop featuring individual J, K, Clock, Set and Reset inputs; also |
OCR Scan |
54LS109 54LS109 54LSXXX 500ns S15ns 1N916 1N3064, | |
74107 pin diagram
Abstract: 74107 74LS107 74107 flip flop H/CI 74107 pin configuration 74LS107 1N3064 1N916 74LS LS107
|
OCR Scan |
74LS107 1N916, 1N3064, 500ns 74107 pin diagram 74107 74107 flip flop H/CI 74107 pin configuration 74LS107 1N3064 1N916 74LS LS107 | |
Contextual Info: 54F109 Signetics Flip-Flop Dual J-K Positive Edge-Triggered Flip-Flop Product Specification Military Logic Products DESCRIPTION The 54F109 is a dual positive edge-trig gered JK-type flip-flop featuring individual J, K, Clock, Set and Reset inputs, and complementary Ü outputs. |
OCR Scan |
54F109 54F109 500ns | |
MC100EL35
Abstract: k 3555 HEL35 KL35 MC10EL35
|
Original |
MC10EL35, MC100EL35 MC10EL/100EL35 MC10EL35/D MC100EL35 k 3555 HEL35 KL35 MC10EL35 | |
HEL35
Abstract: MC100EL35 KL35 MC10EL35 KEL35 transistor k 4110
|
Original |
MC10EL35, MC100EL35 MC10EL/100EL35 MC10EL35/D HEL35 MC100EL35 KL35 MC10EL35 KEL35 transistor k 4110 | |
Contextual Info: M SS DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP DESCRIPTION The T54LS/T74LS112A is a dual JK flip-flop fea turing individual J, K, clock, and asynchronous set and clear inputs to each flip-flop. When the clock goes HIGH, the inputs are enabled and data will |
OCR Scan |
T54LS/T74LS112A T54LS112AD2 T74LS112A T74LS112AD1 T74LS112AM1 T74LS1Clock | |
74LS112A
Abstract: 74LS112 SN54/74LS112A truth table NOT gate 74 SN54LSXXXJ SN74LSXXXD SN74LSXXXN JD16
|
Original |
SN54/74LS112A 74LS112A 74LS112 SN54/74LS112A truth table NOT gate 74 SN54LSXXXJ SN74LSXXXD SN74LSXXXN JD16 | |
54F109Contextual Info: Philips Semiconductors Military FAST Products Product specification Flip-flop 54F109 DESCRIPTION The JK design allows operation as a D flip-flop by tying the J and K inputs together. The 54F109 is a dual positive edge-triggered JK*type flip-flop featuring individual J, K, Clock, Set and Reset inputs, and |
OCR Scan |
54F109 54F109 500ns | |
C1995
Abstract: DM74ALS DM74ALS109A DM74ALS109AM DM74ALS109AN LS109 M16A N16A
|
Original |
DM74ALS109A DM54ALS109A C1995 DM74ALS DM74ALS109AM DM74ALS109AN LS109 M16A N16A | |
|
|||
74ls112a
Abstract: SN54/74LS112A SN54LSXXXJ SN74LSXXXD SN74LSXXXN
|
Original |
SN54/74LS112A 74LS112A SN54/74LS112A SN54LSXXXJ SN74LSXXXD SN74LSXXXN | |
Contextual Info: Signetics 54F113 Flip-Flop Dual J-K Negative Edge-Triggered Flip-Flop Without Reset Product Specification Military Logic Products DESCRIPTION The 54F113 is a dual J-K negative edge-triggered flip-flop featuring indi vidual J, K, Set and Clock inputs. The |
OCR Scan |
54F113 54F113 500ns | |
MC100EL35Contextual Info: MOTOROLA SEMICONDUCTOR TECHNICAL DATA JK Flip-Flop MC10EL35 MC100EL35 The MC10EL7100EL35 is a high speed JK flip-flop. The J/K data enters the master portion of the flip-flop when the clock is LOW and is transferred to the slave, and thus the outputs, upon a positive transition of |
OCR Scan |
MC10EL35 MC100EL35 MC10EL7100EL35 525ps DL140 MC100EL35 | |
Contextual Info: Signetics FAST 74F112 Flip-Flop Dual J-K Negative Edge-triggered Flip-Flop Product Specification FAST Products DESCRIPTION The 74F112, Dual N egative Edge-Triggered JK -Type Flip-Flop, features individ ual J, K, C lock C Pn , Set (SQ) and Reset (Rn ) inputs, true (Qn) and com plem entary |
OCR Scan |
74F112 100MHz 74F112, 500ns | |
TC40H076AP
Abstract: AH120 A140S TC40H076P TC40H76AP
|
OCR Scan |
TC40H076P/F TC40H076AP/AF TC40H076 TC40H076A TC40H076A, 3d13a-p) TC40H076AP AH120 A140S TC40H076P TC40H76AP | |
74F109
Abstract: 74F50109 74F50728 74F50729 74F5074 74F74 AN220 pin compatible replacement for the 74F728
|
Original |
74F50XXX AN220 74F5074 74F50728 74F50729 74F50109 SF00609 10MHz. 74F109 74F74 AN220 pin compatible replacement for the 74F728 | |
MC100EL35Contextual Info: bPE D MOTOROLA m SEMICONDUCTOR b3b?25E OG^SObö 73b IM0T4 MOTOROLA SC LOGIC 1 TECHNICAL DATA JK Flip-Flop MC10EL35 MC100EL35 The MC10EL/100EL35 is a high speed JK flip-flop. The J/K data enters the master portion of the flip-flop when the clock is LOW and is |
OCR Scan |
MC10EL35 MC100EL35 MC10EL/100EL35 525ps MC100EL35 | |
MC100EL35Contextual Info: MOTOROLA SEMICONDUCTOR TECHNICAL DATA JK Flip-Flop M C10EL35 M C100EL35 The MC1OEL/100EL35 is a high speed JK flip-flop. The J/K data enters the master portion of the flip-flop when the clock is LOW and is transferred to the slave, and thus the outputs, upon a positive transition of |
OCR Scan |
C10EL35 C100EL35 MC1OEL/100EL35 525ps BR1330 MC100EL35 | |
DM74ALS
Abstract: DM74ALS109A DM74ALS109AM DM74ALS109AN LS109 M16A N16A DM74ALS109
|
Original |
DM74ALS109A DM54ALS109A DM74ALS DM74ALS109A DM74ALS109AM DM74ALS109AN LS109 M16A N16A DM74ALS109 | |
Contextual Info: m jé National Semiconductor DM74AS109 Dual J-K Positive-Edge-Triggered Flip-Flop with Preset and Clear General Description Features The ’AS109 is a dual edge-triggered flip-flop. Each flip-flop has individual J, K, clock, clear and preset inputs, and also |
OCR Scan |
DM74AS109 AS109 |