RXRECCLK Search Results
RXRECCLK Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
xilinx fifo generator 6.2
Abstract: XC2VP70 XAPP763 XAPP609 XC2VP100 XC2VP20 XC2VP30 XC2VP40 xilinx fifo generator timing RXRECCLK
|
Original |
XAPP763 xapp763 xilinx fifo generator 6.2 XC2VP70 XAPP609 XC2VP100 XC2VP20 XC2VP30 XC2VP40 xilinx fifo generator timing RXRECCLK | |
XAPP1014
Abstract: smpte 424m to smpte 274m 3G-SDI serializer XAPP224 DATA RECOVERY 425M SMPTE-305M PCIe BT.656 ML571 vhdl code for multiplexing Tables in dvb-t SONY service manual circuits
|
Original |
XAPP1014 XAPP1014 smpte 424m to smpte 274m 3G-SDI serializer XAPP224 DATA RECOVERY 425M SMPTE-305M PCIe BT.656 ML571 vhdl code for multiplexing Tables in dvb-t SONY service manual circuits | |
XQ5VLX110
Abstract: XQ5VLX330T SX95T DS714 XQ5VFX130T ROCKETIO VIRTEX-5 LX110 UG190 UG191 UG195
|
Original |
DS714 DS174, UG190, UG191, UG192, UG193, UG194, UG195, UG196, XQ5VLX110 XQ5VLX330T SX95T DS714 XQ5VFX130T ROCKETIO VIRTEX-5 LX110 UG190 UG191 UG195 | |
UG366
Abstract: XC6VLX75T-FF784 aurora GTX XC6VLX240T-FF1759 verilog code of prbs pattern generator XC6VLX130T-FF784 XC6VSX475T-FF XC6VLX240T-FF784 XC6VLX130T FF1156
|
Original |
UG366 UG366 XC6VLX75T-FF784 aurora GTX XC6VLX240T-FF1759 verilog code of prbs pattern generator XC6VLX130T-FF784 XC6VSX475T-FF XC6VLX240T-FF784 XC6VLX130T FF1156 | |
UG366
Abstract: LX760
|
Original |
DS152 UG366 LX760 | |
CEI11
Abstract: PRBS11 UG371 XC6VHX255T-FF1155 FPGA Virtex 6 Ethernet h8440 PRBS31 DSP48E1 FF1155 FF1923
|
Original |
UG371 CEI11 PRBS11 UG371 XC6VHX255T-FF1155 FPGA Virtex 6 Ethernet h8440 PRBS31 DSP48E1 FF1155 FF1923 | |
verilog code for fibre channel
Abstract: DS518 RXRECCLK PPC405 xilinx 9.1i verilog code fc 2 vhdl code for frame synchronization xilinx logicore fifo generator vhdl code for loop verilog code for frame synchronization
|
Original |
DS518 verilog code for fibre channel RXRECCLK PPC405 xilinx 9.1i verilog code fc 2 vhdl code for frame synchronization xilinx logicore fifo generator vhdl code for loop verilog code for frame synchronization | |
XQR5VFX130-CF1752
Abstract: XQR5VFX
|
Original |
DS692 DS192, UG520, UG190, UG191, XQR5VFX130-CF1752 XQR5VFX | |
Contextual Info: ` Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.4.1 March 24, 2003 Advance Product Specification Summary of Virtex-II Pro Features • • High-Performance Platform FPGA Solution, Including - Up to twenty-four RocketIO™ embedded |
Original |
DS083-1 18-bit FF1148) FF1517) FF1696) DS083-4 | |
Contextual Info: 89 Spartan-6 FPGA Data Sheet: DC and Switching Characteristics Product Specification DS162 v3.0 October 17, 2011 Spartan-6 FPGA Electrical Characteristics Spartan -6 LX and LXT FPGAs are available in various speed grades, with -3 having the highest performance. The DC and |
Original |
DS162 | |
RX-2C G
Abstract: tx2c transmitter TX 2E 1240 picosecond tx-2b equivalent Gigabyte 848 TX-2B RX-2B ROSENBERGER RX_2B XENPAK70
|
Original |
UG076 8B/10B RX-2C G tx2c transmitter TX 2E 1240 picosecond tx-2b equivalent Gigabyte 848 TX-2B RX-2B ROSENBERGER RX_2B XENPAK70 | |
CVPD-024
Abstract: verilog DPLL XAPP854 AD5320 XAPP514 ROCKETIO X854 x8540 VERILOG Digitally Controlled Oscillator verilog code for phase detector
|
Original |
XAPP854 UG024, UG029, XAPP514, CVPD-024 verilog DPLL XAPP854 AD5320 XAPP514 ROCKETIO X854 x8540 VERILOG Digitally Controlled Oscillator verilog code for phase detector | |
vhdl code for deserializer
Abstract: XAPP670 RocketIO ML321 RXRECCLK verilog code for fibre channel vhdl code for DCM
|
Original |
XAPP670 ML321 8B/10B 10-bit, 20-bit, 40-bit 8B/10B com/pub/applications/xapp/xapp670 vhdl code for deserializer XAPP670 RocketIO ML321 RXRECCLK verilog code for fibre channel vhdl code for DCM | |
MP21608S221A
Abstract: UG198 FERRITE-220 GTX tile oversampling recovered clock ROSENBERGER verilog code for linear interpolation filter aurora GTX BLM15HB221SN1 gearbox rev maxim DVB
|
Original |
UG198 MP21608S221A UG198 FERRITE-220 GTX tile oversampling recovered clock ROSENBERGER verilog code for linear interpolation filter aurora GTX BLM15HB221SN1 gearbox rev maxim DVB | |
|
|||
ug196
Abstract: johnson tiles GTX tile oversampling recovered clock XC5VLX30T-FF323 aurora GTX ROSENBERGER XC5VSX50TFF665 2F-15 UCF virtex-4 BLM15HB221SN1
|
Original |
UG196 ug196 johnson tiles GTX tile oversampling recovered clock XC5VLX30T-FF323 aurora GTX ROSENBERGER XC5VSX50TFF665 2F-15 UCF virtex-4 BLM15HB221SN1 | |
XAPP572
Abstract: XAPP684 prbs pattern generator RXRECCLK E0000 XC2VP20
|
Original |
XAPP572 XAPP684, XAPP572 XAPP684 prbs pattern generator RXRECCLK E0000 XC2VP20 | |
Contextual Info: Virtex-II Pro Platform FPGAs: Introduction and Overview R DS083-1 v2.3 November 20, 2002 Advance Product Specification Summary of Virtex-II Pro Features • • High-Performance Platform FPGA Solution, Including - Up to twenty-four RocketIO™ embedded |
Original |
DS083-1 18-bit DS083-4 | |
c405dContextual Info: R Chapter 1 Timing Models Summary The following topics are covered in this chapter: • Processor Block Timing Model • Rocket I/O Timing Model • CLB / Slice Timing Model • Block SelectRAM Timing Model • Embedded Multiplier Timing Model • IOB Timing Model |
Original |
UG012 c405d | |
4x4 unsigned multiplier VERILOG coding
Abstract: vhdl code for lvds driver 32x32 multiplier verilog code MULT18X18 12v relay interface with cpld in vhdl verilog/verilog code for lvds driver 80C31 instruction set vhdl code for 18x18 unSIGNED MULTIPLIER vhdl pulse interval encoder book national semiconductor
|
Original |
UG012 4x4 unsigned multiplier VERILOG coding vhdl code for lvds driver 32x32 multiplier verilog code MULT18X18 12v relay interface with cpld in vhdl verilog/verilog code for lvds driver 80C31 instruction set vhdl code for 18x18 unSIGNED MULTIPLIER vhdl pulse interval encoder book national semiconductor | |
405D5
Abstract: basic block diagram of bit slice processors carry look ahead adder XAPP290 dci -dc inverter repeater 10g passive transmitter circuit in GPR 405D4 LVCMOS33 PPC405
|
Original |
DS083-2 405D5 basic block diagram of bit slice processors carry look ahead adder XAPP290 dci -dc inverter repeater 10g passive transmitter circuit in GPR 405D4 LVCMOS33 PPC405 | |
AB38R
Abstract: tag l9 225 400 XC2VP20 XC2VP50
|
Original |
DS083-1 18-bit and255-7778 DS083-4 AB38R tag l9 225 400 XC2VP20 XC2VP50 | |
Contextual Info: Virtex-6 FPGA Data Sheet: DC and Switching Characteristics DS152 v3.6 March 18, 2014 Product Specification Virtex-6 FPGA Electrical Characteristics Virtex -6 FPGAs are available in -3, -2, -1, and -1L speed grades, with -3 having the highest performance. Virtex-6 FPGA |
Original |
DS152 | |
xc2vp1257
Abstract: 2VP125 XC2VP70 FF1704 FG456 2vp12 XC2VP50
|
Original |
DS083-1 18-bit XC2VP30, FF1152 DS083-4 xc2vp1257 2VP125 XC2VP70 FF1704 FG456 2vp12 XC2VP50 | |
XC6SLX45
Abstract: XC6SLX150 Xilinx Spartan-6 LX9 XC6SLX75 xc6slx150t XC6SLX25CSG324 XC6SLX4 xc6slx16 XC6SLX4 2 CSG225 I XC6SLX25-CSG324
|
Original |
DS162 XC6SLX45 XC6SLX150 Xilinx Spartan-6 LX9 XC6SLX75 xc6slx150t XC6SLX25CSG324 XC6SLX4 xc6slx16 XC6SLX4 2 CSG225 I XC6SLX25-CSG324 |