STRATIX V Search Results
STRATIX V Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
LM2907N/NOPB |
![]() |
Frequency to Voltage Converter 14-PDIP -40 to 85 |
![]() |
![]() |
|
LM2907M-8/NOPB |
![]() |
Frequency to Voltage Converter 8-SOIC -40 to 85 |
![]() |
![]() |
|
LM2907MX-8/NOPB |
![]() |
Frequency to Voltage Converter 8-SOIC -40 to 85 |
![]() |
![]() |
|
LM2907M-8 |
![]() |
Frequency to Voltage Converter 8-SOIC -40 to 85 |
![]() |
||
LM2907MX |
![]() |
Frequency to Voltage Converter 14-SOIC -40 to 85 |
![]() |
STRATIX V Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
types of multipliers
Abstract: types of binary multipliers algebraic clock cycles values binary multiplier binary numbers multiplication EP2S15 EP2S180 EP2S30 EP2S60 EP2S90
|
Original |
||
EP2S15
Abstract: EP2S180 EP2S30 EP2S60 EP2S90 EPC16 EPCS16 EPCS64 pull-up resistor 10K EPCS 16 soic
|
Original |
SII52007-4 EP2S15 EP2S180 EP2S30 EP2S60 EP2S90 EPC16 EPCS16 EPCS64 pull-up resistor 10K EPCS 16 soic | |
pin configuration of latch switch
Abstract: EP2S15 EP2S180 EP2S30 EP2S60 EP2S90 EPC16 EPCS128 EPCS16 EPCS64
|
Original |
SII52007-4 pin configuration of latch switch EP2S15 EP2S180 EP2S30 EP2S60 EP2S90 EPC16 EPCS128 EPCS16 EPCS64 | |
EP2S15
Abstract: EP2S180 EP2S30 EP2S60 EP2S90 EPC16 EPCS128 EPCS16 EPCS64
|
Original |
SII52007-4 EP2S15 EP2S180 EP2S30 EP2S60 EP2S90 EPC16 EPCS128 EPCS16 EPCS64 | |
LHF16J06
Abstract: EPC16 0x00010040
|
Original |
S52015-3 LHF16J06 EPC16 0x00010040 | |
0X001F0000
Abstract: POF Formats Altera 0x00010040 stratus EPC16 LHF16J06
|
Original |
S52015-3 0X001F0000 POF Formats Altera 0x00010040 stratus EPC16 LHF16J06 | |
altera stratix II fpga
Abstract: EPCS16 EPCS64 SSTL-18 18x18-Bit
|
Original |
||
EP20K200E
Abstract: EP20K400E
|
Original |
S52012-3 EP20K200E EP20K400E | |
Contextual Info: Implementing Stratix III and Stratix IV Programmable I/O Delay Settings in the Quartus II Software Application Note 474 August 2013, ver. 1.3 Introduction Altera Stratix® III and Stratix IV series devices have a very versatile I/O architecture. Included in the various features of the Stratix III I/O are |
Original |
||
JESD8-15
Abstract: HSTL standards SSTL-18 class 8 date sheet EIA standards 15-V
|
Original |
SII52004-4 JESD8-15 HSTL standards SSTL-18 class 8 date sheet EIA standards 15-V | |
HSTL standards
Abstract: DDR2 sstl_18 class I 15-V SSTL-18
|
Original |
SII52004-4 HSTL standards DDR2 sstl_18 class I 15-V SSTL-18 | |
HSTL standards
Abstract: class sstl SSTL-18 EIA standards 15-V SSTL18 JESD89A DDR2 sstl_18 class I
|
Original |
SII52004-4 HSTL standards class sstl SSTL-18 EIA standards 15-V SSTL18 JESD89A DDR2 sstl_18 class I | |
EP1S60Contextual Info: Using TriMatrix Embedded Memory Blocks in Stratix & Stratix GX Devices November 2002, ver. 2.0 Application Note 203 Introduction Stratix and Stratix GX devices feature the TriMatrix™ memory structure, composed of three sizes of embedded RAM blocks. TriMatrix |
Original |
512-bit 512-Kbit EP1S60 | |
BT 1610
Abstract: 672-FBGA FBGA 12x12 heat sink FBGA-484 datasheet JEDEC FBGA EP2S15 EP2S180 EP2S30 EP2S60 EP2S90
|
Original |
SII52010-4 EP2S15 EP2S30 EP2S60 BT 1610 672-FBGA FBGA 12x12 heat sink FBGA-484 datasheet JEDEC FBGA EP2S15 EP2S180 EP2S30 EP2S60 EP2S90 | |
|
|||
2f 1001
Abstract: 11010 OC-96
|
Original |
SIIGX52004-3 OC-12, OC-48, OC-96) 2f 1001 11010 OC-96 | |
HC1S30F780
Abstract: EP1S30F780C6 M-512
|
Original |
H51027-1 HC1S30F780 EP1S30F780C6 M-512 | |
HC1S30F780
Abstract: EP1S30F780C6
|
Original |
H51027-1 HC1S30F780 EP1S30F780C6 | |
2f 1001
Abstract: 1100 11010 FD-111 transistor D313 equivalent
|
Original |
SIIGX52004-3 OC-12, OC-48, OC-96) 2f 1001 1100 11010 FD-111 transistor D313 equivalent | |
F1517
Abstract: KF40 5SGT GT 12 AR
|
Original |
AN-644-1 F1517 KF40 5SGT GT 12 AR | |
S5200-1
Abstract: EP1S60 S52001-3
|
Original |
S52001-3 S5200-1 EP1S60 | |
DESIGN AND IMPLEMENTATION 16-BIT BARREL SHIFTER
Abstract: Virtex-4 barrel shifter barrel shifter with flip flop 16-bit adder code using xilinx code
|
Original |
90-nm DESIGN AND IMPLEMENTATION 16-BIT BARREL SHIFTER Virtex-4 barrel shifter barrel shifter with flip flop 16-bit adder code using xilinx code | |
Contextual Info: Errata Sheet for Stratix V Devices ES-01034-1.6 Errata Sheet This errata sheet provides information about known device issues affecting Stratix V production devices. Production Device Issues for Stratix V Devices Table 1 lists the issues and the affected Stratix V production devices. |
Original |
ES-01034-1 | |
Contextual Info: JTAG Boundary-Scan Testing in Stratix V Devices 10 2013.05.06 SV51012 Subscribe Feedback This chapter describes the boundary-scan test BST features in Stratix V devices. Related Information Stratix V Device Handbook: Known Issues Lists the planned updates to the Stratix V Device Handbook chapters. |
Original |
SV51012 | |
UniPHY
Abstract: 1932-pin SV1008-1
|
Original |
SV1008-1 UniPHY 1932-pin |