WISHBONE Search Results
WISHBONE Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
vhdl spi interface wishbone
Abstract: verilog code for 8 bit shift register theory VHDL code for slave SPI with FPGA wishbone rev. b LC4256ZE wishbone 4000ZE M68HC11 vhdl code for spi controller implementation on vhdl code for 8 bit shift register
|
Original |
RD1044 32-Bit 32-bit vhdl spi interface wishbone verilog code for 8 bit shift register theory VHDL code for slave SPI with FPGA wishbone rev. b LC4256ZE wishbone 4000ZE M68HC11 vhdl code for spi controller implementation on vhdl code for 8 bit shift register | |
addersubtractor
Abstract: adder-subtractor design isplever 2.0 release note, ispvm
|
Original |
LatticeMico32 addersubtractor adder-subtractor design isplever 2.0 release note, ispvm | |
LatticeMico32Contextual Info: LatticeMico GPIO The LatticeMico GPIO is a general-purpose input/output core that provides a memory-mapped interface between a WISHBONE slave port and generalpurpose I/O ports. The I/O ports can connect to either on-chip or off-chip logic. Version This document describes the 3.4 version of the LatticeMico GPIO. |
Original |
||
wishbone
Abstract: Supercool siliconblue memory_passthru
|
Original |
||
ICE40 lattice
Abstract: ispLEVER classic 1.2 memory controller ICE40 FPGA wishbone
|
Original |
||
wishbone
Abstract: genesys virtex 5
|
Original |
250MB/s wishbone genesys virtex 5 | |
PCI AHB DMA
Abstract: tsmc 0.18 axi bridge
|
Original |
250MB/s PCI AHB DMA tsmc 0.18 axi bridge | |
Contextual Info: Compliant with PCI Express Base Specification 1.1 CPXP-EP PCI Express Endpoint Controller Megafunction with SoC Bridge Extensions for AHB, AXI and Wishbone Implements a PCI Express endpoint controller that is compliant with PCI Express Base specification 1.1, including the Transaction, Data Link, and Physical protocol layers. It |
Original |
250MB/s | |
Contextual Info: LatticeMico Asynchronous SRAM Controller The LatticeMico asynchronous SRAM controller is a slave device for the WISHBONE architecture. It interfaces to an industry-standard asynchronous SRAM device. Version This document describes the 3.2 version of the LatticeMico asynchronous |
Original |
32-bit | |
ATA hard disk controller
Abstract: HARD DISK diagram RD1095
|
Original |
RD1095 LCMXO2280C-5FT324C, 1-800-LATTICE ATA hard disk controller HARD DISK diagram RD1095 | |
LCMXO2-1200HC-4TG100C
Abstract: LCD module in VHDL LFXP2-5E-5TN144C lcd module verilog "1 wire slave interface" verilog wishbone vhdl for lcd lfxp25e5tn144c Driver/S6A0069 LCMXO2280C-3T100C
|
Original |
RD1053 LFXP2-5E-5TN144C, 1-800-LATTICE LCMXO2-1200HC-4TG100C LCD module in VHDL LFXP2-5E-5TN144C lcd module verilog "1 wire slave interface" verilog wishbone vhdl for lcd lfxp25e5tn144c Driver/S6A0069 LCMXO2280C-3T100C | |
wishboneContextual Info: LatticeMico Slave Passthrough The LatticeMico slave passthrough provides a data path between the internal WISHBONE bus and the external WISHBONE slave devices. Version This document describes the 3.2 version of the LatticeMico slave passthrough. Functional Description |
Original |
||
ICE40 lattice
Abstract: wishbone
|
Original |
||
LCMXO2-1200HC-4TG100C
Abstract: RD1046 I2C WISHBONE INTERFACE LCMXO2-1200HC-4TG100 LFXP2-5E-5M132C 8H90 format for design and implementation of microcontroller using vhdl vhdl i2c wishbone interface
|
Original |
RD1046 1980s. 1-800-LATTICE LCMXO2-1200HC-4TG100C RD1046 I2C WISHBONE INTERFACE LCMXO2-1200HC-4TG100 LFXP2-5E-5M132C 8H90 format for design and implementation of microcontroller using vhdl vhdl i2c wishbone interface | |
|
|||
NOR flash controller vhdl code
Abstract: NOR Flash read cycle flash controller verilog code NOR Flash verilog code for Flash controller "NOR Flash" 0x555 wishbone RD1087 verilog code for NOR Flash controller
|
Original |
RD1087 LCMXO1200C-3T144C, 1-800-LATTICE NOR flash controller vhdl code NOR Flash read cycle flash controller verilog code NOR Flash verilog code for Flash controller "NOR Flash" 0x555 wishbone RD1087 verilog code for NOR Flash controller | |
wishbone
Abstract: LFXP2-5E-5QN208C Lattice LFXP2 wishbone interface LFXP2-5E versatile interface adapter 58NA
|
Original |
RD1043 1-800-LATTICE wishbone LFXP2-5E-5QN208C Lattice LFXP2 wishbone interface LFXP2-5E versatile interface adapter 58NA | |
wishboneContextual Info: LatticeMico On-Chip Memory Controller The LatticeMico on-chip memory controller provides a slave interface to the WISHBONE bus master ports that allow them access to the Lattice Semiconductor FPGA embedded block RAMs EBRs . The on-chip memory controller automatically instantiates the EBR using the parameterized module |
Original |
32-bit 32bit 16-bit wishbone | |
verilog code for i2s bus
Abstract: I2S bus specification LCMXO2-1200HC-4TG100 i2s RECEIVER LCMXO2-1200HC-4TG100C wishbone philips I2S bus specification LCMXO1200C-3T100C lcmxo2-1200 verilog i2s
|
Original |
RD1101 1-800-LATTICE verilog code for i2s bus I2S bus specification LCMXO2-1200HC-4TG100 i2s RECEIVER LCMXO2-1200HC-4TG100C wishbone philips I2S bus specification LCMXO1200C-3T100C lcmxo2-1200 verilog i2s | |
wishbone rev. b
Abstract: wishbone verilog code for pci to pci bridge verilog hdl code for parity generator RD1008
|
Original |
RD1045 32-bit RD1008 33MHz, 1-800-LATTICE wishbone rev. b wishbone verilog code for pci to pci bridge verilog hdl code for parity generator RD1008 | |
Contextual Info: LatticeMico Parallel Flash Controller The LatticeMico parallel flash memory controller is a slave device for the WISHBONE architecture. It is used to interface with a parallel flash device that is compliant with the common flash memory interface CFI . Version |
Original |
||
wishbone
Abstract: spi flash controller
|
Original |
||
ispPAC
Abstract: EFB 45
|
Original |
||
Sdr sdram controller
Abstract: ICE65 wishbone Supercool 25 1/JESD21-C sdr sdram
|
Original |
100-s Sdr sdram controller ICE65 wishbone Supercool 25 1/JESD21-C sdr sdram | |
Contextual Info: Compliant with PCI Express Base Specification 1.1 CPXP-EPx8 PCI Express Endpoint Controller Core with SoC Bridge Extensions for AMBA AXI Implements a PCI Express endpoint controller that is compliant with PCI Express Base specification 1.1, including the Transaction, Data Link, and Physical protocol layers. It |
Original |