XILINX DDS Search Results
XILINX DDS Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
VERSALDEMO1Z |
|
Xilinx Versal ACAP Demonstration Board | |||
ISL8024DEMO2Z |
|
Power Module for Xilinx RFSoC Applications Demonstration Board | |||
ISL91211BIK-REF2Z |
|
Xilinx Spartan-7 FPGAs Reference Board | |||
ISL91211A-BIK-REFZ |
|
Xilinx Artix-7 FPGAs Reference Board | |||
ISL91211AIK-REFZ |
|
Xilinx Zynq-7000 SoC Reference Board |
XILINX DDS Datasheets Context Search
Catalog Datasheet | MFG & Type | Document Tags | |
---|---|---|---|
LCD MODULE optrex 323 1585
Abstract: cy 1602 16x2 LCD Display Module AB38R IBM powerpc 405gp af15 doc hf ne BT 342 project 78200C 240331 RTL 8188 WL245
|
Original |
XC2064, XC3090, XC4005, XC5210 LCD MODULE optrex 323 1585 cy 1602 16x2 LCD Display Module AB38R IBM powerpc 405gp af15 doc hf ne BT 342 project 78200C 240331 RTL 8188 WL245 | |
on digital code lock using vhdl mini pr
Abstract: XC2V3000-BG728 ternary content addressable memory VHDL XC2V6000-ff1152 TRANSISTOR 841 toshiba smd marking code transistor land pattern BGA 0,50 XC2V3000-FG676 BT 342 project smd marking code mfw
|
Original |
XC2064, XC3090, XC4005, XC5210, XC-DS501 on digital code lock using vhdl mini pr XC2V3000-BG728 ternary content addressable memory VHDL XC2V6000-ff1152 TRANSISTOR 841 toshiba smd marking code transistor land pattern BGA 0,50 XC2V3000-FG676 BT 342 project smd marking code mfw | |
GR2284i
Abstract: GenRad teradyne teradyne tester test system XC2064 XC3090 XC4005 XC5210 XC9500 dts 603
|
Original |
XC9500 XC2064, XC3090, XC4005, XC5210, XC-DS501, XC9500 GR2284i GenRad teradyne teradyne tester test system XC2064 XC3090 XC4005 XC5210 dts 603 | |
GR2286
Abstract: GR2284i 100N XC2064 XC3090 XC4005 XC5210 XC9500 SVF Series GR2281i
|
Original |
XC9500 XC2064, XC3090, XC4005, XC5210, XC-DS501, XC9500 GR2286 GR2284i 100N XC2064 XC3090 XC4005 XC5210 SVF Series GR2281i | |
Genrad 228X
Abstract: xc9572xl pin configuration xilinx xc95108 jtag cable Schematic XC9572XL Series GR228X Xilinx jtag cable pcb Schematic 15N35 dts circuit board 22N55 n43 414
|
Original |
XC9500/XL/XV XC2064, XC3090, XC4005, XC5210, XC-DS501, 32-bit Genrad 228X xc9572xl pin configuration xilinx xc95108 jtag cable Schematic XC9572XL Series GR228X Xilinx jtag cable pcb Schematic 15N35 dts circuit board 22N55 n43 414 | |
AMBA AXI4 verilog code
Abstract: ZYNQ-7000 BFM 20/ZYNQ-7000 BFM
|
Original |
DS824 AMBA AXI4 verilog code ZYNQ-7000 BFM 20/ZYNQ-7000 BFM | |
LDPC decoder ip core
Abstract: 33258 24604 lte turbo encoder LDPC decoder timing 3GPP LTE MIMO Decoder XTP025 223-28 LDPC encoder 1000BASE-X
|
Original |
XTP025 LDPC decoder ip core 33258 24604 lte turbo encoder LDPC decoder timing 3GPP LTE MIMO Decoder XTP025 223-28 LDPC encoder 1000BASE-X | |
lte turbo encoder
Abstract: its 31567 data sheet xilinx lte TURBO decoder XTP025 LDPC encoder decoder ip core LDPC decoder ip core 24604 LTE DL Channel Encoder 25160 dvb-s encoder design with fpga
|
Original |
XTP025 L3/24/08 lte turbo encoder its 31567 data sheet xilinx lte TURBO decoder XTP025 LDPC encoder decoder ip core LDPC decoder ip core 24604 LTE DL Channel Encoder 25160 dvb-s encoder design with fpga | |
viterbi IESS-308/309
Abstract: xilinx logicore core dds Automatic Railway Gate Control system, CORDIC system generator xilinx xilinx logicore core dds square wave XAPP474 CORDIC to generate sine wave fpga spartan3 fpga development boards dvb-s encoder design with fpga Sequential IESS-308/309
|
Original |
XAPP474 27MHz viterbi IESS-308/309 xilinx logicore core dds Automatic Railway Gate Control system, CORDIC system generator xilinx xilinx logicore core dds square wave XAPP474 CORDIC to generate sine wave fpga spartan3 fpga development boards dvb-s encoder design with fpga Sequential IESS-308/309 | |
Peripheral interface 8279 notes
Abstract: vhdl code for FFT 32 point verilog for 8 point fft in xilinx vhdl code for FFT based on distributed arithmetic verilog code for 256 point fft based on asic XILINX vhdl code REED SOLOMON encoder decoder verilog code for 64 point fft XCS40PQ208 verilog code of 16 bit comparator 8279 keyboard controller
|
Original |
16-point 64-bit, PCI64 32-bit, PCI32 Peripheral interface 8279 notes vhdl code for FFT 32 point verilog for 8 point fft in xilinx vhdl code for FFT based on distributed arithmetic verilog code for 256 point fft based on asic XILINX vhdl code REED SOLOMON encoder decoder verilog code for 64 point fft XCS40PQ208 verilog code of 16 bit comparator 8279 keyboard controller | |
UG639
Abstract: No abstract text available
|
Original |
UG639 UG639 | |
interfacing cpld xc9572 with keyboard
Abstract: VERIFY 93K template 34992 XC95288XL evaluation board schematic XCR3032C XcxxX xilinx logicore core dds XC2S15-VQ100 creative labs model 3400 FXS-100
|
Original |
XC2064, XC-DS501, XC3090, XC4005, XC5210, interfacing cpld xc9572 with keyboard VERIFY 93K template 34992 XC95288XL evaluation board schematic XCR3032C XcxxX xilinx logicore core dds XC2S15-VQ100 creative labs model 3400 FXS-100 | |
DSP48
Abstract: digital FIR Filter verilog code in hearing aid UG073 transposed fir Filter VHDL code VHDL code for polyphase decimation filter digital FIR Filter verilog code digital FIR Filter VHDL code 3 tap fir filter based on mac vhdl code verilog code for barrel shifter MULT18X18_PARALLEL.v
|
Original |
UG073 DSP48 digital FIR Filter verilog code in hearing aid UG073 transposed fir Filter VHDL code VHDL code for polyphase decimation filter digital FIR Filter verilog code digital FIR Filter VHDL code 3 tap fir filter based on mac vhdl code verilog code for barrel shifter MULT18X18_PARALLEL.v | |
DSP48A1
Abstract: DSP48A1 UG389 UG389 XC6SL DSP48A1 post adder XC6SLX150T verilog code for barrel shifter 8 bit carry select adder verilog code verilog code for 16 bit carry select adder systolic multiplier and adder vhdl code
|
Original |
DSP48A1 UG389 DSP48A1 UG389 UG389 XC6SL DSP48A1 post adder XC6SLX150T verilog code for barrel shifter 8 bit carry select adder verilog code verilog code for 16 bit carry select adder systolic multiplier and adder vhdl code | |
|
|||
DSP48A
Abstract: verilog code for barrel shifter delay balancing in wave pipeline vhdl code for complex multiplication and addition verilog code for barrel shifter and efficient add DSP48 8 bit carry select adder verilog code with UG073 X0Y24 FIR Filter verilog code
|
Original |
DSP48A UG431 DSP48A verilog code for barrel shifter delay balancing in wave pipeline vhdl code for complex multiplication and addition verilog code for barrel shifter and efficient add DSP48 8 bit carry select adder verilog code with UG073 X0Y24 FIR Filter verilog code | |
sine cosine phase quadrant look-up address
Abstract: PHASE SHIFT KEYING PSK precision Sine Wave Generator xilinx logicore core dds is706 quadrature phase sine wave generator 2061d DAC 5754 FPGA FAMILY direct digital synthesizer precision waveform generator
|
Original |
1614dB pr-2001 sine cosine phase quadrant look-up address PHASE SHIFT KEYING PSK precision Sine Wave Generator xilinx logicore core dds is706 quadrature phase sine wave generator 2061d DAC 5754 FPGA FAMILY direct digital synthesizer precision waveform generator | |
P31AF
Abstract: XPS ipic axi4 example arm processor XC7K410T xc7a35
|
Original |
DS809 LAN91C111) CY7C67300 P31AF XPS ipic axi4 example arm processor XC7K410T xc7a35 | |
Untitled
Abstract: No abstract text available
|
Original |
AD9548 AD9643 ADG3304 AD8366 ADL5380 250MSPS 600MHz 400MHz 6000MHz ADP151 | |
FIR FILTER implementation xilinx
Abstract: implementation of 16-tap fir filter using fpga
|
Original |
2-to-1024 1-to-32 FIR FILTER implementation xilinx implementation of 16-tap fir filter using fpga | |
xilinx logicore core dds
Abstract: polyphase interpolator design in verilog matched filter in vhdl 8 tap fir filter vhdl OPTIMIZED FPGA IMPLEMENTATION OF MULTI-RATE FIR F FIR FILTER implementation xilinx hilbert FIR FILTER implementation on fpga 11-TAP fir compiler
|
Original |
2-to-1024 1-to-32 1-to-32 xilinx logicore core dds polyphase interpolator design in verilog matched filter in vhdl 8 tap fir filter vhdl OPTIMIZED FPGA IMPLEMENTATION OF MULTI-RATE FIR F FIR FILTER implementation xilinx hilbert FIR FILTER implementation on fpga 11-TAP fir compiler | |
rAised cosine FILTER 3G
Abstract: GSM circuit diagram project satellite modem FPGA 16.384MHZ electronics engineering projects XCV1000 XCV300 code for polyphase filter resample raised cosine and UMTS receiver
|
Original |
||
XC6SLX16-2CSG324
Abstract: IPIF XC6SLX16-2 AMBA AXI designer user guide axi interrupt xilinx XC6VLX130T-1-FF1156 XPS ipic axi DS768 XILINX ipic axi XC7K410TFFG676-3
|
Original |
DS744 32-bit ZynqTM-7000 XC6SLX16-2CSG324 IPIF XC6SLX16-2 AMBA AXI designer user guide axi interrupt xilinx XC6VLX130T-1-FF1156 XPS ipic axi DS768 XILINX ipic axi XC7K410TFFG676-3 | |
XC7K410TFFG900-1
Abstract: the RMII Consortium Specification UG814 XC7K410TFFG900 XC6SLX45T-FGG484-2 XC7K410T-FFG900 UG81 ff676 RMII Specification RMII Consortium
|
Original |
DS476 XC7K410TFFG900-1 the RMII Consortium Specification UG814 XC7K410TFFG900 XC6SLX45T-FGG484-2 XC7K410T-FFG900 UG81 ff676 RMII Specification RMII Consortium | |
LTE DUC
Abstract: xilinx XAPP1123 XAPP1123 DSP48E1s amplitude demodulation using xilinx system generator DFE digital front end DPD xilinx logicore core dds fir filter spartan 3 fir compiler v5 0x0000000012
|
Original |
DS766 ZynqTM-7000 4A2Cx20 LTE DUC xilinx XAPP1123 XAPP1123 DSP48E1s amplitude demodulation using xilinx system generator DFE digital front end DPD xilinx logicore core dds fir filter spartan 3 fir compiler v5 0x0000000012 |