P281 B01
Abstract: G187
Text: LogiCORE IP Processing System 7 v4.02a DS871 October 16, 2012 Product Specification Introduction LogiCORE IP Facts Table The Processing System 7 IP is the software interface around the Zynq Processing System. The Zynq -7000 family consists of an system-on-chip (SoC) style
|
Original
|
PDF
|
DS871
Zynq-7000
P281 B01
G187
|
Untitled
Abstract: No abstract text available
Text: Artix-7 FPGAs Data Sheet: DC and Switching Characteristics DS181 v1.6 April 17, 2013 Product Specification Introduction Artix -7 FPGAs are available in -3, -2, -1, and -2L speed grades, with -3 having the highest performance. The -2L devices can operate at either of two VCCINT voltages, 0.9V
|
Original
|
PDF
|
DS181
|
Untitled
Abstract: No abstract text available
Text: Virtex-7 T and XT FPGAs Data Sheet: DC and AC Switching Characteristics DS183 v1.18 November 26, 2013 Product Specification Introduction Virtex -7 T and XT FPGAs are available in -3, -2, -1, and -2L speed grades, with -3 having the highest performance.
|
Original
|
PDF
|
DS183
|
Untitled
Abstract: No abstract text available
Text: 7 Series FPGAs Clocking Resources User Guide UG472 v1.8 August 7, 2013 The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
|
Original
|
PDF
|
UG472
5x36K
DSP48
XC7A200T
|
XC7K325T-ffg900
Abstract: XC7K325TFFG900 VX690T
Text: Vivado Design Suite User Guide Release Notes, Installation, and Licensing UG973 v2013.2 June 19, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum
|
Original
|
PDF
|
UG973
v2013
UG900)
XTP025)
UG344)
DS593)
DS097)
vivado2013-1
XC7K325T-ffg900
XC7K325TFFG900
VX690T
|
Untitled
Abstract: No abstract text available
Text: XA Zynq-7000 All Programmable SoC Overview DS188 v1.1 June 4, 2014 Advance Product Specification XA Zynq-7000 All Programmable SoC First Generation Architecture The XA Zynq -7000 Automotive family is based on the Xilinx All Programmable SoC architecture. These
|
Original
|
PDF
|
Zynq-7000
DS188
Zynq-7000
|
XQ7A200T
Abstract: No abstract text available
Text: 12 Defense-Grade 7 Series FPGAs Overview DS185 v1.0 May 10, 2013 Advance Product Specification General Description Xilinx Defense-grade 7 series FPGAs comprise three FPGA families that address the complete range of system requirements, ranging from low cost,
|
Original
|
PDF
|
DS185
XQ7A200T
|
UG480
Abstract: No abstract text available
Text: Artix-7 FPGAs Data Sheet: DC and Switching Characteristics Product Specification DS181 v1.6 April 17, 2013 Introduction Artix -7 FPGAs are available in -3, -2, -1, and -2L speed grades, with -3 having the highest performance. The -2L devices can operate at either of two VCCINT voltages, 0.9V
|
Original
|
PDF
|
DS181
UG480
|
verilog code for dual port ram with axi interface
Abstract: XC6SLX25T-2CSG324 UG473 verilog code for dual port ram with axi lite interface XC6VLX75T-2FF784 hamming code in vhdl axi wrapper blk_mem_gen verilog code for pseudo random sequence generator in state diagram of AMBA AXI protocol v 1.0
Text: LogiCORE IP Block Memory Generator v7.1 DS512 April 24, 2012 Product Specification Introduction LogiCORE IP Facts The Xilinx LogiCORE IP Block Memory Generator BMG core is an advanced memory constructor that generates area and performance-optimized memories
|
Original
|
PDF
|
DS512
verilog code for dual port ram with axi interface
XC6SLX25T-2CSG324
UG473
verilog code for dual port ram with axi lite interface
XC6VLX75T-2FF784
hamming code in vhdl
axi wrapper
blk_mem_gen
verilog code for pseudo random sequence generator in
state diagram of AMBA AXI protocol v 1.0
|
Untitled
Abstract: No abstract text available
Text: Kintex-7 FPGA KC724 GTX Transceiver Characterization Board User Guide UG932 v2.1 December 13, 2013 The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL
|
Original
|
PDF
|
KC724
UG932
2002/96/EC
2002/95/EC
2006/95/EC,
2004/108/EC,
KC724
|
XA7Z020
Abstract: CLG225 XA7Z020-1CLG484I UG585 HSTL RGMII XA7Z010 Z-7010 ZYNQ-7000 AMBA AXI dma controller designer user guide Z-7020
Text: XA Zynq-7000 All Programmable SoC Overview DS188 v1.0 October 15, 2012 Advance Product Specification XA Zynq-7000 All Programmable SoC First Generation Architecture The XA Zynq -7000 Automotive family is based on the Xilinx All Programmable SoC architecture. These
|
Original
|
PDF
|
Zynq-7000
DS188
ZynqTM-7000
XA7Z020
CLG225
XA7Z020-1CLG484I
UG585
HSTL RGMII
XA7Z010
Z-7010
AMBA AXI dma controller designer user guide
Z-7020
|
XC7K410TFFG676-3
Abstract: XILINX ipic axi Xilinx ISE Design Suite 14.2 axi interconnect xilinx xc6vlx130t1ff ZYNQ-7000
Text: LogiCORE IP AXI Timebase Watchdog Timer axi_timebase_wdt (v1.01.a) DS763 July 25, 2012 Product Specification Introduction LogiCORE IP Facts The Advanced eXtensible Lite (AXI) Timebase Watchdog Timer is a 32-bit peripheral that provides a 32-bit free-running timebase and watchdog timer.
|
Original
|
PDF
|
DS763
32-bit
ZynqTM-7000
XC7K410TFFG676-3
XILINX ipic axi
Xilinx ISE Design Suite 14.2
axi interconnect xilinx
xc6vlx130t1ff
ZYNQ-7000
|
X485T
Abstract: AMBA AXI4 verilog code axi wrapper
Text: Xilinx Design Tools: Release Notes Guide Vivado Design Suite and ISE Design Suite UG631 v2012.2, v14.2 July 25, 2012 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum
|
Original
|
PDF
|
UG631
v2012
X485T
AMBA AXI4 verilog code
axi wrapper
|
ba39 regulator
Abstract: al15 schematic
Text: VC7203 Virtex-7 FPGA GTX Transceiver Characterization Board User Guide UG957 v1.2 December 18, 2013 DISCLAIMER The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum
|
Original
|
PDF
|
VC7203
UG957
2002/96/EC
2002/95/EC
2006/95/EC,
2004/108/EC,
ba39 regulator
al15 schematic
|
|
XC4VLX15-FF668
Abstract: axi4 XC4VLX15-FF668-10 FIFO Generator User Guide XQR XQ artix7 ucf file XC6SLX150T-FGG484-2 LocalLink axi wrapper XILINX/fifo generator xilinx spartan
Text: LogiCORE IP FIFO Generator v8.3 DS317 October 19, 2011 Product Specification Introduction The Xilinx LogiCORE IP FIFO Generator is a fully verified first-in first-out FIFO memory queue for applications requiring in-order storage and retrieval. The core provides an optimized solution for all FIFO
|
Original
|
PDF
|
DS317
XC4VLX15-FF668
axi4
XC4VLX15-FF668-10
FIFO Generator User Guide
XQR XQ
artix7 ucf file
XC6SLX150T-FGG484-2
LocalLink
axi wrapper
XILINX/fifo generator xilinx spartan
|
d5200c
Abstract: RAMB16BWER vhdl code SECDED Xilinx ISE Design Suite 14.2 XC6SLX45T RAMB18E1
Text: LogiCORE IP AXI Block RAM BRAM Controller (v1.03a) DS777 July 25, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP AXI Block RAM (BRAM) Controller is a soft IP core for use with the Xilinx Vivado™ Design Suite, Embedded Development Kit
|
Original
|
PDF
|
DS777
ZynqTM-7000
d5200c
RAMB16BWER
vhdl code SECDED
Xilinx ISE Design Suite 14.2
XC6SLX45T
RAMB18E1
|
0x77C
Abstract: iodelay IEEE1722 DS818 KC705 RGMII phy Xilinx UG474 UG777 UG472 verilog code for mdio protocol
Text: ‘‘‘‘‘‘‘‘Tri-Mode LogiCORE IP Tri-Mode Ethernet MAC v5.3 DS818 April 24, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP Tri-Mode Ethernet Media Access Controller TEMAC solution comprises the 10/100/1000 Mb/s Ethernet MAC, 1 Gb/s Ethernet
|
Original
|
PDF
|
DS818
Zynq-7000,
0x77C
iodelay
IEEE1722
KC705
RGMII phy Xilinx
UG474
UG777
UG472
verilog code for mdio protocol
|
XC6SLX16-CSG324
Abstract: XC6SLX16CSG324 uart 16550 HOLDING UART16550 16550 uart timing XC7K410TFFG676-3
Text: LogiCORE IP AXI UART 16550 v1.01a DS748 July 25, 2012 Product Specification Introduction LogiCORE IP Facts Table The AXI Universal Asynchronous Receiver Transmitter (UART) 16550 connects to the AMBA (Advance Microcontroller Bus Architecture) AXI (Advanced
|
Original
|
PDF
|
DS748
PC16550D
PC165otify
XC6SLX16-CSG324
XC6SLX16CSG324
uart 16550
HOLDING
UART16550
16550 uart timing
XC7K410TFFG676-3
|
XC7Z045
Abstract: xc7z030 FFG676 xc7z030 ddr3 pinout RGMII SJ 76 A DIODE srgp SFP LVDS DS191 FBG484
Text: Zynq-7000 All Programmable SoC XC7Z030 and XC7Z045 : DC and AC Switching Characteristics DS191 (v1.1) August 31, 2012 Advance Product Specification Introduction Zynq -7000 All Programmable SoCs are available in -3, -2, and -1 speed grades, with -3 having the highest
|
Original
|
PDF
|
Zynq-7000
XC7Z030
XC7Z045)
DS191
ZynqTM-7000
XC7Z045
FFG676 xc7z030
ddr3 pinout
RGMII
SJ 76 A DIODE
srgp
SFP LVDS
DS191
FBG484
|
xc7z020 package
Abstract: CLG400 xc7z020 ZYNQ-7000 XC7Z010 UG585 "open nand flash interface"
Text: 46 Zynq-7000 EPP XC7Z010 and XC7Z020 : DC and AC Switching Characteristics DS187 (v1.1) June 27, 2012 Advance Product Specification Introduction Zynq -7000 EPPs are available in -3, -2, and -1 speed grades, with -3 having the highest performance. Zynq-7000 EPPs DC and AC characteristics are specified
|
Original
|
PDF
|
Zynq-7000
XC7Z010
XC7Z020)
DS187
ZynqTM-7000
xc7z020 package
CLG400
xc7z020
UG585
"open nand flash interface"
|
xq7a200t
Abstract: XC7A50T XC7A35T D 105 A062-130
Text: Artix-7 FPGAs Data Sheet: DC and Switching Characteristics DS181 v1.13 May 13, 2014 Product Specification Introduction Artix -7 FPGAs are available in -3, -2, -1, and -2L speed grades, with -3 having the highest performance. The -2L devices can operate at either of two VCCINT voltages, 0.9V
|
Original
|
PDF
|
DS181
xq7a200t
XC7A50T
XC7A35T
D 105 A062-130
|
xilinx ds182 v2.6
Abstract: No abstract text available
Text: Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics DS182 v2.8 March 4, 2014 Product Specification Introduction Kintex -7 FPGAs are available in -3, -2, -1, and -2L speed grades, with -3 having the highest performance. The -2L devices can operate at either of two VCCINT voltages, 0.9V
|
Original
|
PDF
|
DS182
xilinx ds182 v2.6
|
Untitled
Abstract: No abstract text available
Text: Virtex-7 T and XT FPGAs Data Sheet: DC and AC Switching Characteristics DS183 v1.20 April 11, 2014 Product Specification Introduction Virtex -7 T and XT FPGAs are available in -3, -2, -1, and -2L speed grades, with -3 having the highest performance. The -2L devices operate at VCCINT = 1.0V and are screened
|
Original
|
PDF
|
DS183
|
Virtex-7 XC7VX485T FPGA
Abstract: No abstract text available
Text: 16 7 Series FPGAs Overview DS180 v1.14 July 29, 2013 Advance Product Specification General Description Xilinx 7 series FPGAs comprise three new FPGA families that address the complete range of system requirements, ranging from low cost, small form factor, cost-sensitive, high-volume applications to ultra high-end connectivity bandwidth, logic capacity, and signal processing capability for the most
|
Original
|
PDF
|
DS180
Virtex-7 XC7VX485T FPGA
|