64KX18 Search Results
64KX18 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
CY7C4255V
Abstract: CY7C4265V CY7C4275V CY7C4285V CY7C42X5V
|
Original |
CY7C4255V/CY7C4265V CY7C4275V/CY7C4285V 8K/16K/32K/64Kx18 CY7C4255/65/75/85V CY7C42X5V CY7C4255V CY7C4265V CY7C4275V CY7C4285V | |
IBM0418A11NLAA
Abstract: IBM0436A11NLAA
|
Original |
IBM0436A11NLAA IBM0418A11NLAA 32Kx36 64Kx18 32Kx36 nrrL3325 IBM0418A11NLAA IBM0436A11NLAA | |
CY7C4255V
Abstract: CY7C4265V CY7C4275V CY7C4285V CY7C42X5V CY7C42X5V-ASC QO-17
|
OCR Scan |
CY7C4255V/CY7C4265V CY7C4275V/CY7C4285V 32K/64Kx CY7C4255V) CY7C4265V) CY7C4275V) CY7C4285V) 100-MHz 10-ns CY7C4255V CY7C4265V CY7C4275V CY7C4285V CY7C42X5V CY7C42X5V-ASC QO-17 | |
metal case REGULATOR IC 7812 pin diagram
Abstract: CY7C4275 CY7C4285 CY7C42X5
|
OCR Scan |
CY7C4275 CY7C4285 32K/64Kx18 CY7C4275) CY7C4285) 100-MHz metal case REGULATOR IC 7812 pin diagram CY7C4285 CY7C42X5 | |
Contextual Info: fax id: 5416 CY7C4275 CY7C4285 32K/64Kx18 Deep Sync II FIFOs Featu res High-speed, low-power, first-in first-out FIFO memories 32K x 18 (CY7C4275) 64K x 18 (CY7C4285) 0.5 micron CMOS for optimum speed/power High-speed 100-MHz operation (10 ns read/write cycle |
OCR Scan |
CY7C4275 CY7C4285 32K/64Kx18 CY7C4275) CY7C4285) 100-MHz 68-pin 64-pin CY7C4275/85are | |
Contextual Info: PRELIMINARY KM718B86 64Kx18 Synchronous SRAM 64K X 18-Bit Synchronous Burst SRAM FEATURES GENERAL DESCRIPTION • Synchronous Operation. The KM718B86 is a 1,179,648 bit Synchronous Static • On-Chip Address Counter. Random Access Memory designed to support 66MHz of |
OCR Scan |
KM718B86 64Kx18 18-Bit KM718B86 66MHz ofKM718B86 | |
Contextual Info: 64Kx18 Synchronous SRAM KM718B86 64K X 18-Bit Synchronous Burst SRAM FEATURES GENERAL DESCRIPTION • Synchronous Operation. • On-Chip Address Counter. The KM718B86 is a 1,179,648 bit Synchronous Static Random Access Memory designed to support 66MHz of Intel secondary caches. It is organized as 65,536 words |
OCR Scan |
64Kx18 KM718B86 18-Bit KM718B86 66MHz | |
CY7C4275V
Abstract: CY7C4285V CY7C42X5V
|
Original |
CY7C4275V CY7C4285V 32K/64Kx18 CY7C4275V/85V CY7C42X5V CY7C4275V CY7C4285V | |
CY7C4255V
Abstract: CY7C4265V CY7C4275V CY7C4285V CY7C42X5V CY7C42X5V-ASC
|
Original |
CY7C4255V, CY7C4265V CY7C4275V, CY7C4285V 32K/64Kx18 CY7C4255V) CY7C4265V) CY7C4275V) CY7C4255/65/75/85V CY7C42X5V CY7C4255V CY7C4265V CY7C4275V CY7C4285V CY7C42X5V CY7C42X5V-ASC | |
EDI20180C
Abstract: EDI20181C EDI20182C EDI20183C EDI20184C EDI20185C
|
OCR Scan |
EDI20180C-EDI20185C 64Kx18 EDI20180C 64Kx18, 65Mhz A0-A15 DQ0-DQ17 EDI20181C EDI20182C EDI20183C EDI20184C EDI20185C | |
Contextual Info: CY7C4275 CY7C428532K/64Kx18 Deep Sync FIFOs 1CY7C4285 CY7C4275 CY7C4285 32K/64Kx18 Deep Sync FIFOs Features Functional Description • High-speed, low-power, first-in first-out FIFO memories • 32K x 18 (CY7C4275) • 64K x 18 (CY7C4285) • 0.5 micron CMOS for optimum speed/power |
Original |
CY7C4275 CY7C428532K/64Kx18 1CY7C4285 CY7C4285 32K/64Kx18 CY7C4275) CY7C4285) 100-MHz 10-ns | |
CY7C4255V
Abstract: CY7C4265V CY7C4275V CY7C4285V CY7C42X5V CY7C42X5V-ASC
|
Original |
CY7C4255V/CY7C4265V CY7C4275V/CY7C4285V 32K/64Kx18 CY7C4255/65/75/85V CY7C42X5V CY7C4255V CY7C4265V CY7C4275V CY7C4285V CY7C42X5V-ASC | |
Contextual Info: ^EDI EDI20180C-EDI20185C Electronic Dmlgnt Inc. High Performance Synchronous SRAM ]F MMDOi 64Kx18 Monolithic High Speed Synchronous Static RAM Features The EDI20180C is a high performance, 1 megabit Synchronous Static RAM organized as 64Kx18, avail able in six versions. |
OCR Scan |
EDI20180C-EDI20185C 64Kx18 EDI20180C 64Kx18, 65Mhz EDI20181C A0-A15 DQ0-DQ17 | |
CY7C4275
Abstract: CY7C4285 CY7C42X5
|
Original |
CY7C4275 CY7C4285 32K/64Kx18 CY7C4275) CY7C4285) 100-MHz 10-ns CY7C4275, CY7C4275 CY7C4285 CY7C42X5 | |
|
|||
Contextual Info: 64Kx18 Synchronous SRAM KM718BV90 64K X 18-Bit Syncronous Burst SRAM FEA TU R ES G E N ER A L DESCRIPTIO N • Synchronous Operation. • On-Chip Address Counter. The KM718BV90 is a 1,179,648 bit Synchronous Static • • • • • • Intel secondary caches. It is organized as 65,536 words |
OCR Scan |
KM718BV90 64Kx18 18-Bit KM718BV90 66MHz 7U414E 0G217D2 | |
Contextual Info: PRELIMINARY 64Kx18 Synchronous SRAM KM718B86 64K X 18-Bit Synchronous Burst SRAM FEATURES GENERAL DESCRIPTION • Synchronous Operation. The KM718B86 is a 1,179,648 bit Synchronous Static • On-Chip Address Counter. Random Access Memory designed to support 66MHz of |
OCR Scan |
KM718B86 64Kx18 18-Bit 52-Pin KM718B86 66MHz | |
Contextual Info: KM718B90 64Kx18 Synchronous SRAM 64K X 18-Bit Synchronous Burst SRAM FEATURES GENERAL DESCRIPTION • Synchronous Operation. The KM718B90 is a 1,179,648 bit Synchronous Static • On-Chip Address Counter. Random Access Memory designed to support 66MHz of • Self-Timed Write Cycle. |
OCR Scan |
KM718B90 64Kx18 18-Bit 52-Pin KM718B90 66MHz | |
16Kx1
Abstract: sRAM CY7C4265V CY7C4285V CY7C42X5V CY7C42X5V-ASC CY7C4255V CY7C4275V o-ring D015
|
Original |
CY7C4255V, CY7C4265V CY7C4275V, CY7C4285V 32K/64Kx18 CY7C4255V) CY7C4265V) CY7C4275V) CY7C4285V) 16Kx1 sRAM CY7C4265V CY7C4285V CY7C42X5V CY7C42X5V-ASC CY7C4255V CY7C4275V o-ring D015 | |
IBM0418A1ANLAA
Abstract: IBM0436A1ANLAA
|
Original |
IBM0418A1ANLAA IBM0436A1ANLAA 32Kx36 64Kx18 nrlL3325 IBM0418A1ANLAA IBM0436A1ANLAA | |
TS 4142
Abstract: metal case REGULATOR IC 7812 pin diagram CY7C4275 CY7C4285 CY7C42X5 rs447
|
Original |
CY7C4275 CY7C4285 32K/64Kx18 CY7C4275/85 CY7C42X5 CY7C4275) CY7C4285) TS 4142 metal case REGULATOR IC 7812 pin diagram CY7C4275 CY7C4285 rs447 | |
KM718V687-8Contextual Info: PRELIMINARY KM718V687 64Kx18 Synchronous SRAM 64Kx18 Bit Synchronous Burst SRAM FEATURES GENERAL DESCRIPTION. • Synchronous Operation. • On-Chip Address Counter. • Write Self-Timed Cycle. • On- Chip Address and Control Registers. • Single 3.3V± 5% Power Supply. |
OCR Scan |
KM718V687 64Kx18 100-Pin KM718V687 7TL414E KM718V687-8 | |
KM718B90
Abstract: 52-PLCC-SQ
|
OCR Scan |
KM718B90 64Kx18 18-Bit AI55C 52-Pin KM718B90 66MHz 52-PLCC-SQ | |
KM718BV87-12Contextual Info: PRELIMINARY 64Kx18 Synchronous SRAM KM718BV87 64K X 18-Bit Synchronous Burst SRAM FEATURES GENERAL DESCRIPTION • Synchronous Operation. • On-Chip Address Counter. The KM718BV87 is a 1,179,648 bit Synchronous Static Random Access Memory designed to support zero wait |
OCR Scan |
KM718BV87 64Kx18 18-Bit 52-Pin KM718BV87 KM718BV87-12 | |
C1737
Abstract: KM718B90 KM718B90-10 KM718B90-9
|
OCR Scan |
KM718B90 64Kx18 18-Bit 52-Pin KM718B90 66MHz ItKx18 C1737 KM718B90-10 KM718B90-9 |