Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SN74LVC112A Search Results

    SN74LVC112A Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    SN74LVC112AD
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SOIC -40 to 125 Visit Texas Instruments Buy
    SN74LVC112ADR
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SOIC -40 to 125 Visit Texas Instruments Buy
    SN74LVC112APW
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-TSSOP -40 to 125 Visit Texas Instruments Buy
    SN74LVC112ADT
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SOIC -40 to 125 Visit Texas Instruments
    SN74LVC112APWR
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-TSSOP -40 to 125 Visit Texas Instruments Buy
    SF Impression Pixel

    SN74LVC112A Price and Stock

    Rochester Electronics LLC SN74LVC112ADR

    IC FF JK TYPE DBL 1-BIT 16-SOIC
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74LVC112ADR Bulk 125,422 1,045
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.29
    Buy Now

    Rochester Electronics LLC SN74LVC112ADBR

    IC FF JK TYPE DBL 1-BIT 16-SSOP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74LVC112ADBR Bulk 77,570 789
    • 1 -
    • 10 -
    • 100 -
    • 1000 $0.38
    • 10000 $0.38
    Buy Now

    Rochester Electronics LLC SN74LVC112APWT

    IC FF JK TYPE DBL 1-BIT 16-TSSOP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74LVC112APWT Bulk 38,409 431
    • 1 -
    • 10 -
    • 100 -
    • 1000 $0.7
    • 10000 $0.7
    Buy Now

    Rochester Electronics LLC SN74LVC112APW

    IC FF JK TYPE DBL 1-BIT 16-TSSOP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74LVC112APW Bulk 19,584 431
    • 1 -
    • 10 -
    • 100 -
    • 1000 $0.7
    • 10000 $0.7
    Buy Now

    Rochester Electronics LLC SN74LVC112ANS

    IC FF JK TYPE DOUBLE 1BIT 16-SO
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74LVC112ANS Bulk 7,000 662
    • 1 -
    • 10 -
    • 100 -
    • 1000 $0.45
    • 10000 $0.45
    Buy Now

    SN74LVC112A Datasheets (113)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF PDF Size Page count
    SN74LVC112A
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset Original PDF 121KB 8
    SN74LVC112A
    Texas Instruments DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET Original PDF 128.01KB 6
    SN74LVC112A
    Texas Instruments DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET Original PDF 129.35KB 8
    SN74LVC112AD
    Texas Instruments SN74LVC112 - Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SOIC -40 to 85 Original PDF 891.71KB 17
    SN74LVC112AD
    Texas Instruments Logic - Flip Flops, Integrated Circuits (ICs), IC JK TYPE NEG TRG DUAL 16SOIC Original PDF 16
    SN74LVC112AD
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SOIC -40 to 85 Original PDF 471.05KB 15
    SN74LVC112AD
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop with Clear and Preset Original PDF 214.01KB 11
    SN74LVC112AD
    Texas Instruments DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET Original PDF 129.35KB 8
    SN74LVC112ADB
    Texas Instruments DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET Original PDF 129.35KB 8
    SN74LVC112ADBLE
    Texas Instruments SN74LVC112 - Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 Original PDF 891.71KB 17
    SN74LVC112ADBLE
    Texas Instruments DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET Original PDF 129.35KB 8
    SN74LVC112ADBLE
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 Original PDF 471.05KB 15
    SN74LVC112ADBR
    Texas Instruments SN74LVC112 - Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 Original PDF 891.71KB 17
    SN74LVC112ADBR
    Texas Instruments Logic - Flip Flops, Integrated Circuits (ICs), IC JK TYPE NEG TRG DUAL 16SSOP Original PDF 16
    SN74LVC112ADBR
    Texas Instruments DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET Original PDF 129.35KB 8
    SN74LVC112ADBR
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 Original PDF 471.05KB 15
    SN74LVC112ADBR
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop with Clear and Preset Original PDF 214.01KB 11
    SN74LVC112ADBRE4
    Texas Instruments Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 Original PDF 471.05KB 15
    SN74LVC112ADBRE4
    Texas Instruments DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR and PRESET Original PDF 290.07KB 13
    SN74LVC112ADBRE4
    Texas Instruments SN74LVC112 - Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 Original PDF 891.71KB 17

    SN74LVC112A Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) SNS74LVC2G53 scyb014 scyb005 scym001 PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) PDF

    SN74LVC112A

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET S C AS 289E - JA N U A R Y 1993 - R EVISED JA N U A R Y 1998 D EPIC Enhanced-Performance Implanted CMOS Submicron Process D ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V


    OCR Scan
    SN74LVC112A SCAS289E MIL-STD-883, 10MHz, SN74LVC112A PDF

    LCV112A

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289I – JANUARY 1993 – REVISED MARCH 2002 D D D D D D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Inputs Accept Voltages to 5.5 V Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C


    Original
    SN74LVC112A SCAS289I 000-V A114-A) A115-A) LCV112A PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) PDF

    LC112A

    Abstract: LVC112A A115-A C101 SN74LVC112A SN74LVC112AD
    Contextual Info: SN74LVC112A DUAL NEGATIVEĆEDGEĆTRIGGERED JĆK FLIPĆFLOP WITH CLEAR AND PRESET SCAS289K − JANUARY 1993 − REVISED OCTOBER 2003 D D D D D D D D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V Max tpd of 4.8 ns at 3.3 V


    Original
    SN74LVC112A SCAS289K 000-V A114-A) A115-A) LC112A LVC112A A115-A C101 SN74LVC112A SN74LVC112AD PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) PDF

    A115-A

    Abstract: C101 SN74LVC112A SN74LVC112AD LC112 CPD14
    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) A115-A C101 SN74LVC112A SN74LVC112AD LC112 CPD14 PDF

    SN74LVC112A

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289H – JANUARY 1993 – REVISED JUNE 2000 D D D D D D D EPIC  Enhanced-Performance Implanted CMOS Submicron Process Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C


    Original
    SN74LVC112A SCAS289H MIL-STD-883, SN74LVC112A PDF

    SN74LVC112A

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289B – JANUARY 1993 – REVISED SEPTEMBER 1996 D D D D D EPIC  Enhanced-Performance Implanted CMOS Submicron Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC = 3.3 V, TA = 25°C


    Original
    SN74LVC112A SCAS289B SN74LVC112A PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED Ü-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289E - JANUARY 1 9 9 3 - REVISED JANUARY 1996 • • • • "IToIfo R PACKAGE TOP VIEW EPICrM(Enhanced-Performance Implanted CMOS) Submicron Process ESD Protection Exceeds 2000 V Per


    OCR Scan
    SN74LVC112A SCAS289E MIL-STD-883, JESD17 PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) PDF

    A115-A

    Abstract: C101 SN74LVC112A SN74LVC112AD LC112A
    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289K – JANUARY 1993 – REVISED FEBRUARY 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289K 000-V A114-A) A115-A) A115-A C101 SN74LVC112A SN74LVC112AD LC112A PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) PDF

    SN74LVC112A

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289D – JANUARY 1993 – REVISED JANUARY 1997 D D D D D D D EPIC  Enhanced-Performance Implanted CMOS Submicron Process ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V


    Original
    SN74LVC112A SCAS289D MIL-STD-883, JESD-17 SN74LVC112A PDF

    A115-A

    Abstract: C101 SN74LVC112A SN74LVC112AD LC112A
    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289J – JANUARY 1993 – REVISED AUGUST 2002 D D D D D D D D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V Max tpd of 4.8 ns at 3.3 V


    Original
    SN74LVC112A SCAS289J 000-V A114-A) A115-A) A115-A C101 SN74LVC112A SN74LVC112AD LC112A PDF

    LC112A

    Abstract: A115-A C101 SN74LVC112A SN74LVC112AD
    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) LC112A A115-A C101 SN74LVC112A SN74LVC112AD PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V


    Original
    SN74LVC112A SCAS289L 000-V A114-A) A115-A) PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289J – JANUARY 1993 – REVISED AUGUST 2002 D D D D D D D D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V Max tpd of 4.8 ns at 3.3 V


    Original
    SN74LVC112A SCAS289J 000-V A114-A) A115-A) SN74LVC112APWR SN74LVC112A SCEM012, PDF

    Yj 33

    Abstract: SN74LVC112A
    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET S C AS 289B - JA N U A R Y 1993 - R EVISED S E P TE M B E R 1996 EPIC Enhanced-Performance Implanted CMOS Submicron Process D, DB, OR PW PACKAGE (TOP VIEW ) Typical V q l p (Output Ground Bounce)


    OCR Scan
    SN74LVC112A SCAS289B Yj 33 SN74LVC112A PDF

    SN74LVC112A

    Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289D - JANUARY 1993 - REVISED JANUARY 1997 • • • • • • • EPIC Enhanced-Performance Implanted CMOS Submicron Process ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V


    OCR Scan
    SN74LVC112A SCAS289D MIL-STD-883, JESD-17 1til723 SN74LVC112A PDF

    Contextual Info: SN74LVC112A DUAL NEGATIVEĆEDGEĆTRIGGERED JĆK FLIPĆFLOP WITH CLEAR AND PRESET SCAS289K − JANUARY 1993 − REVISED OCTOBER 2003 D D D D D D D D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V Max tpd of 4.8 ns at 3.3 V


    Original
    SN74LVC112A SCAS289K 000-V A114-A) A115-A) PDF