Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    XILINX FIFO UART Search Results

    XILINX FIFO UART Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    74F433SPC Rochester Electronics LLC FIFO, Visit Rochester Electronics LLC Buy
    AM7200-25JC Rochester Electronics LLC FIFO Visit Rochester Electronics LLC Buy
    PXAG30KFBD Rochester Electronics LLC PXAG30 - XA 16-bit microcontroller family 512B RAM, watchdog, 2 UART Visit Rochester Electronics LLC Buy
    PXAG30KBA Rochester Electronics LLC PXAG30 - XA 16-bit microcontroller family 512B RAM, watchdog, 2 UART Visit Rochester Electronics LLC Buy
    CY7C429-25JI Rochester Electronics LLC FIFO, 2KX9, 25ns, Asynchronous, CMOS, PQCC32, PLASTIC, LCC-32 Visit Rochester Electronics LLC Buy

    XILINX FIFO UART Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    matched filter in vhdl

    Abstract: XAPP012 Insight Spartan-II demo board vhdl code for crossbar switch XAPP029 verilog code for cdma transmitter FPGA Virtex 6 pin configuration xapp005 verilog code for 16 kb ram verilog code for crossbar switch
    Text: DataSource CD-ROM Q4-01 Xilinx Application Notes Summaries Title Size Summary Family Design Loadable Binary Counters 40 KB XAPP004 XC3000 VIEWlogi OrCAD Register Based FIFO 60 KB XAPP005 XC3000 VIEWlogi OrCAD Boundary Scan Emulator for XC3000 80 KB XAPP007 XC3000


    Original
    PDF Q4-01 XC3000 XC4000E XC4000 XC4000/XC5200 matched filter in vhdl XAPP012 Insight Spartan-II demo board vhdl code for crossbar switch XAPP029 verilog code for cdma transmitter FPGA Virtex 6 pin configuration xapp005 verilog code for 16 kb ram verilog code for crossbar switch

    XC6VLX130T-1FF1156

    Abstract: XILINX FIFO UART uart 19200 ise one stop bit XC6VLX130T-1-FF1156 FF1156 fgg484 Xilinx ISE Design Suite 14.2 XC7K410TFFG676-3 XC6VLX130T block diagram UART using VHDL
    Text: LogiCORE IP AXI UART Lite v1.02a DS741 July 25, 2012 Product Specification Introduction LogiCORE IP Facts Table The LogiCORE IP AXI Universal Asynchronous Receiver Transmitter (UART) Lite interface connects to the Advanced Microcontroller Bus Architecture


    Original
    PDF DS741 ZynqTM-7000 XC6VLX130T-1FF1156 XILINX FIFO UART uart 19200 ise one stop bit XC6VLX130T-1-FF1156 FF1156 fgg484 Xilinx ISE Design Suite 14.2 XC7K410TFFG676-3 XC6VLX130T block diagram UART using VHDL

    baud rate generator vhdl

    Abstract: fifo generator xilinx spartan XILINX FIFO UART XILINX UART lite uart vhdl vhdl code for 8 bit ODD parity generator DS422 uart vhdl code fpga 2V100 UART using VHDL
    Text: OPB UART Lite v1.00b DS422 December 2, 2005 Product Specification Introduction LogiCORE Facts This document describes the specifications for a UART core for the On-Chip Peripheral Bus (OPB). The UART Lite is a module that attaches to the OPB. Features


    Original
    PDF DS422 DS209 CR202220. baud rate generator vhdl fifo generator xilinx spartan XILINX FIFO UART XILINX UART lite uart vhdl vhdl code for 8 bit ODD parity generator uart vhdl code fpga 2V100 UART using VHDL

    XC6SLX16-CSG324

    Abstract: XC6SLX16CSG324 uart 16550 HOLDING UART16550 16550 uart timing XC7K410TFFG676-3
    Text: LogiCORE IP AXI UART 16550 v1.01a DS748 July 25, 2012 Product Specification Introduction LogiCORE IP Facts Table The AXI Universal Asynchronous Receiver Transmitter (UART) 16550 connects to the AMBA (Advance Microcontroller Bus Architecture) AXI (Advanced


    Original
    PDF DS748 PC16550D PC165otify XC6SLX16-CSG324 XC6SLX16CSG324 uart 16550 HOLDING UART16550 16550 uart timing XC7K410TFFG676-3

    bluetooth transmitter receiver

    Abstract: bluetooth transmitter receiver parallel chip bluetooth controller usb PCI32 PCI64
    Text: White Paper: Spartan-II R Author: Mamoon Hamid WP142 v1.0 May 8, 2001 Introduction UART to PCI Bridging for Bluetooth Applications A Xilinx UART (Universal Asynchronous Receiver and Transmitter) to PCI (Peripheral Component Interconnect bus) bridging solution is ideal to integrate the emerging Bluetooth


    Original
    PDF WP142 com/xapp/xapp223 bluetooth transmitter receiver bluetooth transmitter receiver parallel chip bluetooth controller usb PCI32 PCI64

    uart 16550

    Abstract: XC6SLX16CSG324 AMBA AXI4 XC6SLX16-CSG324 XC6VLX75T-FF784 uart vhdl fpga UART16550 V6 6D XC7V855T National Semiconductor PC16550D UART
    Text: LogiCORE IP AXI UART 16550 v1.01a DS748 June 22, 2011 Product Specification Introduction LogiCORE IP Facts Table The AXI Universal Asynchronous Receiver Transmitter (UART) 16550 connects to the AMBA (Advance Microcontroller Bus Architecture) AXI (Advanced


    Original
    PDF DS748 PC16550D uart 16550 XC6SLX16CSG324 AMBA AXI4 XC6SLX16-CSG324 XC6VLX75T-FF784 uart vhdl fpga UART16550 V6 6D XC7V855T National Semiconductor PC16550D UART

    8250 uart block diagram

    Abstract: 8250 uart block diagram UART using VHDL fifo generator xilinx spartan synchronous fifo design in verilog XILINX FIFO UART asynchronous fifo vhdl xilinx fifo design in verilog MC8250 xilinx fifo 9.3
    Text: MC-XIL-UART Asynchronous Communications Core May 20, 2002 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core 0HPHF&RUH Documentation Design File Formats Verification TM Product Line 9980 Huennekens Street San Diego, CA 92121


    Original
    PDF

    bluetooth usb adapter block diagram

    Abstract: pcmcia bridge Xilinx PCMCIA bluetooth transmitter receiver xapp223 CPLD PCMCIA WP141
    Text: White Paper: Spartan-II R UART to PCMCIA Bridging for Bluetooth Author: Antolin Agatep WP141 v1.0 April. 27, 2001 Introduction A Xilinx based fast UART to PC Card (PCMCIA) bridging solution is the ideal mechanism for integrating industry standard Bluetooth communications into legacy systems. Such a solution


    Original
    PDF WP141 com/xapp/xapp223 bluetooth usb adapter block diagram pcmcia bridge Xilinx PCMCIA bluetooth transmitter receiver xapp223 CPLD PCMCIA WP141

    XC6SLX16-2CSG324

    Abstract: asynchronous fifo vhdl 0xE000000F DS571 uart 19200 ise one stop bit XC6SLX16-2 uart vhdl fpga XILINX FIFO UART baud rate generator vhdl xc3s250e-4-ft256
    Text: XPS UART Lite v1.01a DS571 December 2, 2009 Product Specification Introduction LogiCORE IP Facts The XPS Universal Asynchronous Receiver Transmitter (UART) Lite Interface connects to the PLB (Processor Local Bus) and provides the controller interface for


    Original
    PDF DS571 PLBV46. XC6SLX16-2CSG324 asynchronous fifo vhdl 0xE000000F uart 19200 ise one stop bit XC6SLX16-2 uart vhdl fpga XILINX FIFO UART baud rate generator vhdl xc3s250e-4-ft256

    fifo design in verilog

    Abstract: 8250 uart MC8250 8250 uart block diagram uart vhdl fpga block diagram UART using VHDL XILINX FIFO UART XC2V80
    Text: MC-XIL-UART Asynchronous Communications Core April 15, 2003 Product Specification AllianceCORE Facts Core Specifics See Table 1 Provided with Core Documentation Design File Formats Verification MemecCore ™ Product Line 9980 Huennekens Street San Diego, CA 92121


    Original
    PDF

    National Semiconductor PC16550D UART

    Abstract: 16550 uart 16550 UART using VHDL PC16550D 16550 uart national vhdl code for 8 bit ODD parity generator National Semiconductor 16550 UART baud rate generator vhdl DS431
    Text: PLB 16550 UART v1.00c DS431 (v1.0.1) November 25, 2003 Product Overview Introduction LogiCORE Facts This document provides the specification for the PLB Universal Asynchronous Receiver/Transmitter (UART) Intellectual Property (IP). The UART described in this document has been designed


    Original
    PDF DS431 PC16550D com/pf/PC/PC16550D National Semiconductor PC16550D UART 16550 uart 16550 UART using VHDL 16550 uart national vhdl code for 8 bit ODD parity generator National Semiconductor 16550 UART baud rate generator vhdl DS431

    bluetooth transmitter receiver ic

    Abstract: universal powerline modem bluetooth transmitter receiver powerline carrier transmission bluetooth receiver Bluetooth Transceiver Module RS232 powerline modem qpsk transmitter using microcontroller XAPP223 QPSK using xilinx
    Text: White Paper: Spartan-II R UART to Powerline Bridging for Bluetooth Author: Saeid Mousavi WP145 v1.0 May 8, 2001 Introduction Distribution of video, audio, and PC data has employed different interconnection technologies in networking. Depending on the bandwidth, quality of the content, cost, performance,


    Original
    PDF WP145 com/xapp/xapp223 bluetooth transmitter receiver ic universal powerline modem bluetooth transmitter receiver powerline carrier transmission bluetooth receiver Bluetooth Transceiver Module RS232 powerline modem qpsk transmitter using microcontroller XAPP223 QPSK using xilinx

    SPARTAN XC2S50

    Abstract: vhdl code for rs232 receiver baud rate generator vhdl vhdl code for rs232 receiver using fpga vhdl code for uart communication XAPP223 UART using VHDL XAPP213 Uart applications program uart vhdl fpga
    Text: Application Note: Virtex, Virtex-E, and Spartan-II Families 200 MHz UART with Internal 16-Byte Buffer R XAPP223 v1.2 April 24, 2008 Author: Ken Chapman Summary This application note describes highly optimized Universal Asynchronous Receiver Transmitter (UART) transmitter and receiver macros for Virtex , Virtex-E, and Spartan®-II devices. The


    Original
    PDF 16-Byte XAPP223 SPARTAN XC2S50 vhdl code for rs232 receiver baud rate generator vhdl vhdl code for rs232 receiver using fpga vhdl code for uart communication XAPP223 UART using VHDL XAPP213 Uart applications program uart vhdl fpga

    WP146

    Abstract: bluetooth transmitter receiver Firewire 800 IEEE 1394 cable 4 to 4 lock system using bluetooth xapp223 ieee 1394b bluetooth transmitter receiver audio
    Text: White Paper: Spartan-II R UART to 1394 Bridging for Bluetooth Author: Saeid Mousavi WP146 v1.0 May 8, 2001 Introduction The distribution of video, audio, and PC data has evolved using a variety of different networking technologies. Various factors drive these applications including cost, performance, quality of


    Original
    PDF WP146 com/xapp/xapp223 WP146 bluetooth transmitter receiver Firewire 800 IEEE 1394 cable 4 to 4 lock system using bluetooth xapp223 ieee 1394b bluetooth transmitter receiver audio

    uart16550

    Abstract: 16550 uart national 16550 uart UART-16550 16550 Cr2026 16550 uart timing diagram National Semiconductor PC16550D UART 17256 XILINX UART DESIGN
    Text: OPB 16550 UART v1.00d DS430 December 2, 2005 Product Specification Introduction LogiCORE Facts This document provides the specification for the OPB 16550 UART (Universal Asynchronous Receiver/Transmitter) Intellectual Property (IP). Core Specifics The OPB 16550 UART described in this document has


    Original
    PDF DS430 PC16550D com/pf/PC/PC16550D CR202609; uart16550 16550 uart national 16550 uart UART-16550 16550 Cr2026 16550 uart timing diagram National Semiconductor PC16550D UART 17256 XILINX UART DESIGN

    SPARTAN XC2S50

    Abstract: vhdl code for rs232 receiver XAPP213 vhdl code for uart communication UART using VHDL MAX220 SRL16E X223 X233 XAPP223
    Text: Application Note: Virtex Family 200 MHz UART with Internal 16-Byte Buffer R XAPP223 v1.1 July 10, 2001 Author: Ken Chapman Summary This application note describes highly optimized UART transmitter and receiver macros for Xilinx Virtex , Virtex-E, and Spartan™-II devices. The UART_TX and UART_RX macros not


    Original
    PDF 16-Byte XAPP223 XAPP223 SPARTAN XC2S50 vhdl code for rs232 receiver XAPP213 vhdl code for uart communication UART using VHDL MAX220 SRL16E X223 X233

    icape2

    Abstract: spartan 6 LX150 fifo generator xilinx spartan super8 circuit Spartan-6 axi crossbar
    Text: LogiCORE IP AXI HWICAP v2.01.a DS817 October 19, 2011 Product Specification Introduction LogiCORE IP Facts Table This product specification describes the functionality of the Xilinx LogiCORE Intellectual Property (IP) Advanced eXtensible Interface (AXI) HWICAP


    Original
    PDF DS817 icape2 spartan 6 LX150 fifo generator xilinx spartan super8 circuit Spartan-6 axi crossbar

    Xilinx Spartan-6 LX4

    Abstract: DS817 spartan6 jtag instruction spartan 6 LX150 fifo generator xilinx spartan state machine axi axi crossbar Xilinx Spartan 6 LX75 icape2 state machine axi 3 protocol
    Text: LogiCORE IP AXI HWICAP v2.02.a DS817 April 24, 2012 Product Specification Introduction LogiCORE IP Facts Table The Xilinx LogiCORE IP Advanced eXtensible Interface (AXI) HWICAP (Hardware Internal Configuration Access Port) core for the AXI Interface


    Original
    PDF DS817 ZynqTM-7000, Xilinx Spartan-6 LX4 spartan6 jtag instruction spartan 6 LX150 fifo generator xilinx spartan state machine axi axi crossbar Xilinx Spartan 6 LX75 icape2 state machine axi 3 protocol

    16550 uart

    Abstract: uart 16550 XPS 16550 UART v1.00a 16450 UART 0x1008 16550 uart timing 16550 uart national and Application Note UART16550 National Semiconductor PC16550D UART uart 16450
    Text: XPS 16550 UART v1.00a DS577 April 20, 2007 Product Specification Introduction LogiCORE Facts This document provides the specification for the XPS 16550 UART (Universal Asynchronous Receiver/Transmitter) Intellectual Property (IP). The XPS 16550 UART described in this document has


    Original
    PDF DS577 PC16550D com/pf/PC/PC16550D 128-Bit 16550 uart uart 16550 XPS 16550 UART v1.00a 16450 UART 0x1008 16550 uart timing 16550 uart national and Application Note UART16550 National Semiconductor PC16550D UART uart 16450

    zynq axi ethernet software example

    Abstract: microblaze, SDK axi ethernet software example MM2S Xilinx ISE Design Suite 0x10111213 axi4
    Text: LogiCORE IP AXI4-Stream FIFO v2.01a DS806 July 25, 2012 Product Specification Introduction LogiCORE IP Facts Table The AXI4-Stream FIFO core allows memory mapped access to a AXI4-Stream interface. The core can be used to interface to the AXI Ethernet without the complexity


    Original
    PDF DS806 ZynqTM-7000, zynq axi ethernet software example microblaze, SDK axi ethernet software example MM2S Xilinx ISE Design Suite 0x10111213 axi4

    16450 UART

    Abstract: National Semiconductor PC16550D UART DS433 datasheet of 16450 UART uart vhdl IPIF asynchronous PC16550D vhdl 8 bit parity generator code
    Text: OPB 16450 UART DS433 August 18, 2004 Product Specification Introduction LogiCORE Facts This document provides the specification for the OPB Universal Asynchronous Receiver/Transmitter UART Intellectual Property (IP). The UART described in this document has been designed


    Original
    PDF DS433 PC16550D com/pf/PC/PC16550D 16450 UART National Semiconductor PC16550D UART datasheet of 16450 UART uart vhdl IPIF asynchronous vhdl 8 bit parity generator code

    16450 UART

    Abstract: datasheet of 16450 UART UART using VHDL vhdl code for 8 bit ODD parity generator DS432 uart 16450 timing UART DESIGN PC16550D 16450 IPIF asynchronous
    Text: PLB 16450 UART v1.00c DS432 (v2.3) July 9, 2003 Product Overview Introduction LogiCORE Facts This document provides the specification for the PLB Universal Asynchronous Receiver/Transmitter (UART) Intellectual Property (IP). The UART described in this document has been designed


    Original
    PDF DS432 PC16550D com/pf/PC/PC16550D 16450 UART datasheet of 16450 UART UART using VHDL vhdl code for 8 bit ODD parity generator DS432 uart 16450 timing UART DESIGN 16450 IPIF asynchronous

    80C31 instruction set

    Abstract: xc2s200 pq208 xilinx code for 8-bit serial adder dvb-RCS transmitter XC2S50 driver PIC Microcontroller GSM Modem POS-PHY ATM format dvb-RCS modulator uart 16450 128-bit key generation matlab code for image enc
    Text: XILINX IP SELECTION GUIDE Implementation Example Function Communication & Networking BUFE-based Multiplexer Slice 3G FEC Package 3GPP Compliant Turbo Convolutional Decoder 3GPP Compliant Turbo Convolutional Encoder 3GPP Turbo Decoder 8b/10b Decoder 8b/10b Encoder


    Original
    PDF 8b/10b DO-DI-ADPCM32) DO-DI-ADPCM64) CC-201) CC-200) CRC10 CC-130) CRC32 CC-131) 80C31 instruction set xc2s200 pq208 xilinx code for 8-bit serial adder dvb-RCS transmitter XC2S50 driver PIC Microcontroller GSM Modem POS-PHY ATM format dvb-RCS modulator uart 16450 128-bit key generation matlab code for image enc

    M16550A

    Abstract: NS16550A NS16450 XC4000E XC4020E XCS40 XILINX FIFO UART xcs40 pq240
    Text: M16550A - Universal Asynchronous Receiver/Transmitter With FIFOs January 12, 1998 Product Specification AllianceCORE Facts Virtual IP Group, Inc. 1094 E. Duane Ave., Suite 211 Sunnyvale, CA 94086 USA Phone: +1 408-733-3344 Fax: +1 408-733-9922 E-mail: sales@virtualipgroup.com


    Original
    PDF M16550A NS16550A NS16450 XC4000E XC4020E XCS40 XILINX FIFO UART xcs40 pq240