1024CYCLE Search Results
1024CYCLE Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: TMS44100, TMS44100P 4194304-BIT DYNAMIC RANDOM-ACCESS MEMORY SMHS410F-SEPTEMBER 1989-REVISED DECEMBER 1992 Single 5-V Power Supply ±10% Tolerance Performance Ranges: ACCESS ACCESS ACCESS SD P AC K A G E t (TOP VIEW) DJ P A C K A G E t (TOP VIEW) Organization . . . 4194 304 x 1 |
OCR Scan |
TMS44100, TMS44100P 4194304-BIT SMHS410F-SEPTEMBER 1989-REVISED TMS44100/P-60 TMS44100/P-70 TMS44100/P-80 A0-A10 TMS44100 | |
Contextual Info: TMS418160A 1048576 BY 16-BIT DYNAMIC RANDOM-ACCESS MEMORY S M K S 891C - A U G U S T 1996 - R EVISED O C TO BE R 1997 This data sheet is applicable to TMS418160As symbolized by Revision “E” and subsequent revisions as described in the device symbolization section. |
OCR Scan |
TMS418160A 16-BIT TMS418160As 1024-Cycle R-PDSO-J42) 18160A | |
44-800-p
Abstract: 44800P PIN DIAGRAM of IC AD 524 IN2045
|
OCR Scan |
TMS44800, TMS44800P 288-WORD SMHS480B-AUGUST1992-REVISED TMS44800/Ps SMHS480B-AUQUST1992-REVISED TMS44800J 44-800-p 44800P PIN DIAGRAM of IC AD 524 IN2045 | |
TMS44410
Abstract: TMS44410-70
|
OCR Scan |
TMS44410 576-WORD SMHS441 TMS44410-60 TMS44410-70 TMS44410-80 TMS44410-10 | |
Contextual Info: Datasheet Secondary power supply series for automotive 2.69 to 5.5V, 1.2V Output, 2.25MHz Synchronous Step-Down Converter BD90571EFJ-C ●General Description The BD90571EFJ-C is a synchronous rectification type step-down DC/DC converter with a 2.25MHz fixed |
Original |
25MHz BD90571EFJ-C BD90571EFJ-C 25MHz | |
MSC2323258DContextual Info: This version: Mar. 3. 1999 Semiconductor MSC2323258D-xxBS4/DS4 2,097,152-word x 32-bit DYNAMIC RAM MODULE : FAST PAGE MODE TYPE WITH EDO DESCRIPTION The MSC2323258D-xxBS4/DS4 is a fully decoded, 2,097,152-word x 32-bit CMOS dynamic random access memory module composed of four 16Mb DRAMs in SOJ packages mounted with eight decoupling capacitors on a |
Original |
MSC2323258D-xxBS4/DS4 152-word 32-bit MSC2323258D-xxBS4/DS4 72-pin MSC2323258D | |
TMS44101Contextual Info: TMS44101 4194 304-BIT DYNAMIC RANDOM-ACCESS MEMORY REV A — SMHS411 — JA N U A R Y 1991 Organization . . . 4 194 304 x DC w C RAS C 1 1 ^ 2 3 Z 4 NC A 10 C 5 Single 5-V Power Supply ±10% Tolerance Performance Ranges: A0 C 9 A1 C 10 A2 C 11 READ ACCESS ACCESS ACCESS |
OCR Scan |
TMS44101 304-BIT SMHS411 TMS44101s TMS44101-60 TMS44101-10 | |
TS-2321Contextual Info: SMJ44400 1 048 576-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS041D - JANUARY 1991 - REVISED JUNE 1995 Processed to MIL-STD-883, Class B Organization. . . 1 048 576 x 4 Single 5-V Power Supply ±10% Tolerance Performance Ranges: A CCESS ACCESS A CCESS |
OCR Scan |
SMJ44400 576-WORD SGMS041D MIL-STD-883, SMJ44400-80 SMJ44400-10 SMJ44400-12 TS-2321 | |
TMS44400
Abstract: TMS44400-10
|
OCR Scan |
TMS44400 576-WORD TMS44400s TMS44400-60 TMS44400-70 TMS44400-80 TMS44400-10 SMHS440B | |
MSC23B236DContextual Info: This version: Mar. 3. 1999 Semiconductor MSC23B236D-xxBS8/DS8 2,097,152-word x 36-bit DYNAMIC RAM MODULE : FAST PAGE MODE TYPE DESCRIPTION The MSC23B236D-xxBS8/DS8 is a fully decoded, 2,097,152-word x 36-bit CMOS dynamic random access memory module composed of four 16Mb DRAMs in SOJ packages and four 2Mb DRAMs in SOJ packages mounted with |
Original |
MSC23B236D-xxBS8/DS8 152-word 36-bit MSC23B236D-xxBS8/DS8 72-pin MSC23B236D | |
642006EGM1G09TD
Abstract: DIMM 1998
|
Original |
642006EGM1G09TD 2Mx64 DS390-1 DIMM 1998 | |
marking WMM
Abstract: RA52 1cas5 22r29
|
OCR Scan |
225mW 1024-cycle D01-4 T-46-23-17 MT4C4256DJ MT4C4259EJ marking WMM RA52 1cas5 22r29 | |
S891C
Abstract: SS828
|
OCR Scan |
TMS418160A 16-BIT S891C 1996-R TMS418160As 1024-Cycle 18160A-50 18160A-60 4181B0A-70 SS828 | |
Contextual Info: HM5118160BI Series 1048576-word x 16-bit Dynamic Random Access Memory HITACHI ADE-203-580A Z Rev. 1.0 May. 20, 1996 Description T he H itachi H M 5118160B I is a C M O S dynam ic R A M organized as 1,048,576-w ord x 16-bit. It em ploys the m ost advanced C M O S technology fo r high perform ance and low pow er. T he H M 5118160B I offers |
OCR Scan |
HM5118160BI 1048576-word 16-bit ADE-203-580A 5118160B 576-w 16-bit. ns/70 ns/80 | |
|
|||
95051Contextual Info: G -LINK GLT440L08 512K X 8 CMOS DYNAMIC RAM WITH EXTENDED DATA OUTPUT Oct 2001 Rev.2.0 Features : Description : ∗ ∗ ∗ The GLT440L08 is a 524,288 x 8 bit highperformance CMOS dynamic random access memory. The GLT440L08 offers Fast Page mode with Extended Data Output has asymmetric address |
Original |
GLT440L08 GLT440L08 1024-cycle Current-160mA 300mil 330mil 445mil 400mil 95051 | |
Contextual Info: HY51V S 16163HG/HGL 1M x 16Bit EDO DRAM PRELIMINARY DESCRIPTION The HY51V(S)16163HG/HGL is the new generation dynamic RAM organized 1,048,576 words x 16bit. HY51V(S)16163HG/HGL has realized higher density, higher performance and various functions by utilizing advanced CMOS process technology. The HY51V(S)16163HG/HGL offers Extended Data Out PageMode as a high speed access mode. Multiplexed address inputs permit the HY51V(S)16163HG/HGL to be |
Original |
HY51V 16163HG/HGL 16Bit 16163HG/HGL 16bit. | |
Contextual Info: G -LINK GLT440M04 1M X 4 CMOS DYNAMIC RAM WITH EXTENDED DATA OUTPUT Apr. 2002 Rev. 2.2 Features : Description : ∗ ∗ ∗ ∗ The GLT440M04 is a high-performance CMOS dynamic random access memory containing 4,194,304 bits organized in a x4 configuration. The GLT440M04 offers page |
Original |
GLT440M04 GLT440M04 1024-cycle -Onl08-15T 128Kx8 300mil GLT44016-40J4 | |
Contextual Info: HM5118160BI Series 1048576-word x 16-bit Dynamic Random Access Memory HITACHI ADE-203-580A Z Rev. 1.0 May. 20, 1996 Description The Hitachi HM5118160BI is a CMOS dynamic RAM organized as 1,048,576-word x 16-bit. It employs the most advanced CMOS technology for high performance and low power. The HM5118160BI offers |
OCR Scan |
HM5118160BI 1048576-word 16-bit ADE-203-580A 576-word 16-bit. ns/70 ns/80 | |
MSC23140D
Abstract: DS1067
|
Original |
MSC23140D-xxBS10/DS10 576-word 40-bit MSC23140D-xxBS10/DS10 72pin 72-pin MSC23140D DS1067 | |
Contextual Info: K7R323684C K7R321884C K7R320984C Preliminary TM 1Mx36, 2Mx18 & 4Mx9 QDR II b4 SRAM 36Mb QDRII SRAM Specification 165 FBGA with Pb & Pb-Free RoHS compliant INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE. |
Original |
K7R323684C K7R321884C K7R320984C 1Mx36, 2Mx18 | |
ieee1149.1 cypress
Abstract: P-LBGA165-15x17-1
|
Original |
||
JTAG 10P
Abstract: K7R641882M-FC25 K7R640982M-FC25 K7R643682M-FC20
|
Original |
K7R643682M K7R641882M K7R640982M 2Mx36 4Mx18 2Mx36-bit, 4Mx18-bit, K7R640982M JTAG 10P K7R641882M-FC25 K7R640982M-FC25 K7R643682M-FC20 | |
Contextual Info: K7I323684C K7I321884C Preliminary 1Mx36 & 2Mx18 DDRII CIO b4 SRAM 36Mb DDRII SRAM Specification 165 FBGA with Pb & Pb-Free RoHS compliant INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE. NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE, |
Original |
K7I323684C K7I321884C 1Mx36 2Mx18 11x15 | |
Contextual Info: K7J643682M K7J641882M Preliminary 2Mx36 & 4Mx18 DDR II SIO b2 SRAM Document Title 2Mx36-bit, 4Mx18-bit DDR II SIO b2 SRAM Revision History History Draft Date Remark 0.0 1. Initial document. Mar. 9, 2003 Advance 0.1 1. Correct the JTAG ID register definition |
Original |
K7J643682M K7J641882M 2Mx36 4Mx18 2Mx36-bit, 4Mx18-bit |